Design of array multiplier circuit using reversible logic approach with optimized performance parameters

Author(s):  
Vandana Shukla ◽  
O.P. Singh ◽  
G.R. Mishra ◽  
R.K. Tiwari
2015 ◽  
pp. 5-8
Author(s):  
Junzhou Qian ◽  
Junchao Wang

2019 ◽  
Vol 17 (10) ◽  
pp. 826-831
Author(s):  
Vandana Shukla ◽  
O. P. Singh ◽  
G. R. Mishra ◽  
R. K. Tiwari

Low power high speed calculating devices are foremost requirement of this era. Moreover, multiplication is considered as the most vital part of any calculating system. Multiplication process is generally considered as the speed limiting process as it requires more time as compared to other basic arithmetic calculations. So, here we focus on multiplication calculation using vedic method. Moreover, Reversible realization of any digital circuit improves the performance of the system by reducing the power loss from it. Here, the concept of vedic multiplication and Reversible approach are combined to propose a 4-bit multiplier circuit with optimized performance parameters. Proposed design is also analyzed and compared with existing designs. This approach may be employed to propose other low loss devices.


Author(s):  
R.K. Tiwari ◽  
O.P. Singh ◽  
G.R. Mishra ◽  
Vandana Shukla

Sign in / Sign up

Export Citation Format

Share Document