Plasmon-Phonon Resonance at Gate-Electrode/Gate-Dielectric Interface on Carrier Mobility of Organic TFTs with High-k Gate Dielectrics

2021 ◽  
pp. 150374
Author(s):  
Y.X. Ma ◽  
H. Su ◽  
W.M. Tang ◽  
P.T. Lai
2003 ◽  
Vol 765 ◽  
Author(s):  
S. Van Elshocht ◽  
R. Carter ◽  
M. Caymax ◽  
M. Claes ◽  
T. Conard ◽  
...  

AbstractBecause of aggressive downscaling to increase transistor performance, the physical thickness of the SiO2 gate dielectric is rapidly approaching the limit where it will only consist of a few atomic layers. As a consequence, this will result in very high leakage currents due to direct tunneling. To allow further scaling, materials with a k-value higher than SiO2 (“high-k materials”) are explored, such that the thickness of the dielectric can be increased without degrading performance.Based on our experimental results, we discuss the potential of MOCVD-deposited HfO2 to scale to (sub)-1-nm EOTs (Equivalent Oxide Thickness). A primary concern is the interfacial layer that is formed between the Si and the HfO2, during the MOCVD deposition process, for both H-passivated and SiO2-like starting surfaces. This interfacial layer will, because of its lower k-value, significantly contribute to the EOT and reduce the benefit of the high-k material. In addition, we have experienced serious issues integrating HfO2 with a polySi gate electrode at the top interface depending on the process conditions of polySi deposition and activation anneal used. Furthermore, we have determined, based on a thickness series, the k-value for HfO2 deposited at various temperatures and found that the k-value of the HfO2 depends upon the gate electrode deposited on top (polySi or TiN).Based on our observations, the combination of MOCVD HfO2 with a polySi gate electrode will not be able to scale below the 1-nm EOT marker. The use of a metal gate however, does show promise to scale down to very low EOT values.


2002 ◽  
Vol 747 ◽  
Author(s):  
Takanori Kiguchi ◽  
Naoki Wakiya ◽  
Kazuo Shinozaki ◽  
Nobuyasu Mzutani

ABSTRACTThe effects of several rare earth oxide on the capacitance-voltage (C-V) characteristics and the SiO2 interlayer growth of ZrO2 based gate dielectrics were examined. The width of the hysteresis window of La2O3 stabilized ZrO2 (LaSZ) gate dielectric was only 0.2V, on the other hands, that of Sc2O3 stabilized ZrO2 (ScSZ) gate dielectric was 1.4V HRTEM analysis indicated that the growth of SiO2 interlayer of RSZ (R=Sm,Nd,La) gate dielectric was about 1nm, which was less than half of the ScSZ one. These results indicate the advantage of the ZrO2 gate dielectric doped with rare earth oxide composed of larger ionic radius cation.


Electronics ◽  
2020 ◽  
Vol 9 (12) ◽  
pp. 2086
Author(s):  
Chii-Wen Chen ◽  
Shea-Jue Wang ◽  
Wen-Ching Hsieh ◽  
Jian-Ming Chen ◽  
Te Jong ◽  
...  

Q-factor is a reasonable index to investigate the integrity of circuits or devices in terms of their energy or charge storage capabilities. We use this figure of merit to explore the deposition quality of nano-node high-k gate dielectrics by decoupled-plasma nitridation at different temperatures with a fixed nitrogen concentration. This is very important in radio-frequency applications. From the point of view of the Q-factor, the device treated at a higher annealing temperature clearly demonstrates a better Q-factor value. Another interesting observation is the appearance of two troughs in the Q-VGS characteristics, which are strongly related to either the series parasitic capacitance, the tunneling effect, or both.


2002 ◽  
Vol 745 ◽  
Author(s):  
Takanori Kiguchi ◽  
Naoki Wakiya ◽  
Kazuo Shinozaki ◽  
Nobuyasu Mzutani

ABSTRACTThe effects of several rare earth oxide on the capacitance-voltage (C-V) characteristics and the SiO2 interlayer growth of ZrO2 based gate dielectrics were examined. The width of the hysteresis window of La2O3 stabilized ZrO2 (LaSZ) gate dielectric was only 0.2V, on the other hands, that of Sc2O3 stabilized ZrO2 (ScSZ) gate dielectric was 1.4V HRTEM analysis indicated that the growth of SiO2 interlayer of RSZ (R=Sm,Nd,La) gate dielectric was about 1nm, which was less than half of the ScSZ one. These results indicate the advantage of the ZrO2 gate dielectric doped with rare earth oxide composed of larger ionic radius cation.


2014 ◽  
Vol 778-780 ◽  
pp. 549-552 ◽  
Author(s):  
Jing Hua Xia ◽  
David M. Martin ◽  
Sethu Saveda Suvanam ◽  
Carl Mikael Zetterling ◽  
Mikael Östling

LaxHfyO nanolaminated thin film deposited using atomic layer deposition process has been studied as a high-K gate dielectric in 4H-SiC MOS capacitors. The electrical and nano-laminated film characteristics were studied with increasing post deposition annealing (PDA) in N2O ambient. The result shows that high quality LaxHfyO nano-laminated thin films with good interface and bulk qualities are fabricated using high PDA temperature.


Sign in / Sign up

Export Citation Format

Share Document