scholarly journals Design and Implementation of a Low-Power, High-Speed Comparator

2015 ◽  
Vol 10 ◽  
pp. 314-322 ◽  
Author(s):  
V. Deepika ◽  
Sangeeta Singh
2021 ◽  
pp. 517-530
Author(s):  
Kummetha Deepthi ◽  
Pratheeksha Bhaskar ◽  
M. Priyanka ◽  
B. V. Sonika ◽  
B. N. Shashikala

Pipelining is the concept of overlapping of multiple instructions to perform their operations to optimize the time and ability of hardware units. This paper presents the design and implementation of 6 stage pipelined architecture for High performance 64-bit Microprocessor without Interlocked Pipeline Stages (MIPS) based Reduced Instruction set computing (RISC) processor. In this work, combining efforts of pre-fetching unit, forwarding unit, Branch and Jump predicting unit, Hazard unit are used to reduce the hazards. Low power unit is used to minimize the power. Cache Memories, other devices and especially balancing pipeline stages optimize the Speed in this work. DDR4 SDRAM (Double Data Rate type4 Synchronous Dynamic Random Access Memory) controller is employed in this pipeline to achieve high-speed data transfers and to manage the entire system efficiently. Low power, Low delay Flip flops are used in pipeline registers that implicitly enhance the performance of the system. The proposed method provides better results compared to the existing models. The simulation and synthesis results of the proposed Architecture are evaluated by Xilinx 14.7 software and supporting graphs are plotted through MATLAB tool


2021 ◽  
Author(s):  
Duy Manh Thi Nguyen ◽  
Pham Minh Man Nguyen ◽  
Hieu-Truong Ngo ◽  
Minh-Son Nguyen

Sign in / Sign up

Export Citation Format

Share Document