Structural and electrical characteristics of ALD-HfO2/n-Si gate stack with SiON interfacial layer for advanced CMOS technology

2016 ◽  
Vol 59 ◽  
pp. 7-14 ◽  
Author(s):  
Richa Gupta ◽  
Renu Rajput ◽  
Rakesh Prasher ◽  
Rakesh Vaid
MRS Advances ◽  
2017 ◽  
Vol 2 (52) ◽  
pp. 2973-2982 ◽  
Author(s):  
Andreas Kerber

ABSTRACTMG/HK was introduced into CMOS technology and enabled scaling beyond the 45/32nm technology node. The change in gate stack from poly-Si/SiON to MG/HK introduced new reliability challenges like the positive bias temperature instability (PBTI) and stress induced leakage currents (SILC) in nFET devices which prompted thorough investigation to provide fundamental understanding of these degradation mechanisms and are nowadays well understood. The shift to a dual-layer gate stack also had a profound impact on the time dependent dielectric breakdown (TDDB) introducing a strong polarity dependence in the model parameter. As device scaling continues, stochastic modeling of variability, both at time zero and post stress due to BTI, becomes critical especially for SRAM circuit aging. As we migrate towards novel device architectures like bulk FinFET, SOI FinFETs, FDSOI and gate-all-around devices, impact of self-heating needs to be accounted for in reliability testing.In this paper we summarize the fundamentals of MG/HK reliability and discuss the reliability and characterization challenges related to the scaling of future CMOS technologies.


2021 ◽  
Vol 1070 (1) ◽  
pp. 012081
Author(s):  
Vibhu Goyal ◽  
Shubham Tayal ◽  
Shweta Meena ◽  
Ravi Gupta

2015 ◽  
Vol 138 ◽  
pp. 81-85 ◽  
Author(s):  
Dun-Bao Ruan ◽  
Kuei-Shu Chang-Liao ◽  
Chen-Chien Li ◽  
Chun-Chang Lu ◽  
Yu-Liang Liao ◽  
...  

2013 ◽  
Vol 1561 ◽  
Author(s):  
P. Bhatt ◽  
K. Chaudhuri ◽  
P. Maharaja ◽  
A. Nainani ◽  
M. Abraham ◽  
...  

ABSTRACTNitridation of GeO2 interfacial layer (IL) was done using continuous wave (CW) and pulsed wave (PW) decoupled plasma nitridation (DPN) processes. Langmuir probe analysis of the N2 plasma demonstrates that at the same effective power and pressure, PW plasma has similar electron density (Ne) with lower electron temperature (kTe) and plasma potential (Vp) as compared to CW plasma. This results in softer plasma conditions using a PW process leading to lower plasma-related damage in the IL, but without reducing the overall nitrogen concentration. The plasma parameters were further correlated to mobility (μ) and interface trap density (Dit) extracted from fabricated Ge n-MOSFETs. As expected from the plasma analysis, at the same effective power and pressure, the PW DPN process shows 1.2X higher electron mobility as compared to a CW process. This improvement can enable GeON as an IL for future Ge CMOS gate stack technology.


2020 ◽  
Vol 223 ◽  
pp. 111219 ◽  
Author(s):  
S. Siddiqui ◽  
R. Galatage ◽  
W. Zhao ◽  
G. Raja Muthinti ◽  
J. Fronheiser ◽  
...  

2018 ◽  
Vol 7 (2) ◽  
pp. N15-N19
Author(s):  
Chen-Han Chou ◽  
Yu-Hong Lu ◽  
Yi-He Tsai ◽  
An-Shih Shih ◽  
Wen-Kuan Yeh ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document