Time‐dependent response of interface states in indium phosphide metal–insulator–semiconductor capacitors investigated with constant‐capacitance deep‐level transient spectroscopy

1983 ◽  
Vol 54 (7) ◽  
pp. 4014-4021 ◽  
Author(s):  
P. van Staa ◽  
H. Rombach ◽  
R. Kassing
2008 ◽  
Vol 1108 ◽  
Author(s):  
Junjiroh Kikawa ◽  
Yuki Horiuchi ◽  
Eiji Shibata ◽  
Masamitsu Kaneko ◽  
Hirotaka Otake ◽  
...  

AbstractInterface states produced at the interface between an insulator and GaN semiconductor determine the performance of GaN metal-insulator-semiconductor (MIS) field effect transistors. Therefore, it is important to know details of interface states characteristics to improve device performances. For above purpose, we have fabricated GaN MIS capacitors, then carried out capacitance-voltage (CV) and deep level transient spectroscopy (DLTS) measurements, and analyzed the obtained results in detail.Wafers used in this study were n-type GaN grown on sapphire substrates by metal organic chemical vapor deposition. A film of SiN was deposited as an insulating layer using electron-cyclotron-resonance plasma-assisted deposition at room temperature, then samples were annealed at 400, 600 or 800°C in N2 atmosphere for 10 min.CV measurements were performed for all the samples at various frequencies and bias sweep rates in the dark condition. CV curves of all the samples exhibited ledges in the curves. Here, ledge indicates a region of which capacitance is independent of applied bias. Although each sample was annealed at each different temperature, it was observed at the same surface potential for all the samples. This result indicates that the Fermi level of the GaN/SiN interface is pinned by a particular trap. In addition, the shape of the CV curve depended on both frequency and bias sweep rate, and it was not observed in the results obtained by a quasi-static capacitance voltage measurement. This can be explained that the shape of ledge is determined by the quasi-equilibrium between a filling rate of traps and a bias sweep rate or test frequency.In the positive bias region of the ledge, a hysteresis window of the CV curve had some dependence on frequency but little dependence on bias sweep rate. On the other hand, in the negative bias region of the ledge, it had little dependence on frequency but obvious dependence on bias sweep rate. These dependences indicate two different traps and related to the ledge formation. The trap energy level related to the sweep rate dependence is estimated to be 0.34 eV by the temperature dependence of the width of hysteresis window.Deep level transient spectroscopy measurements were carried out to characterize the trap levels observed in the CV curves. Trap levels with activation energies of 0.32 and 0.78 eV were observed [1]. The former is almost equal to 0.34 eV obtained from the temperature dependence of the width of hysteresis window. The latter is similar to the interface trap reported by Nakano et al., which is considered to be originated from the complexes of Si and surface defect [2].[1] E. Shibata et al., Ext. Abstracts 2008 IMFEDK, Osaka, pp.69-70. (2008).[2] Y. Nakano and T. Jimbo, Appl. Phys. Lett. 80, 4756 (2002).


1997 ◽  
Vol 500 ◽  
Author(s):  
S. Dueñas ◽  
R. Peláez ◽  
E. Castán ◽  
J. Barbolla ◽  
I. Mártil ◽  
...  

ABSTRACTWe have obtained Al/SiNx:H/Si and Al/SiNx:H/InP Metal-Insulator-Semiconductor devices by directly depositing silicon nitride thin films on silicon and indium phosphide wafers by the Electron Cyclotron Resonance Plasma method at 200°C. The electrical properties of the structures were first analyzed by Capacitance-Voltage measurements and Deep-Level Transient Spectroscopy (DLTS). Some discrepancies in the absolute value of the interface trap densities were found. Later on, Admittance measurements were carried out and room and low temperature conductance transients in the silicon nitride/semiconductor interfaces were found. The shape of the conductance transients varied with the frequency and temperature at which they were obtained. This behavior, as well as the previously mentioned discrepancies, are explained in terms of a disorder-induced gap-state continuum model for the interfacial defects. A perfect agreement between experiment and theory is obtained proving the validity of the model.


2015 ◽  
Vol 242 ◽  
pp. 61-66
Author(s):  
Eddy Simoen ◽  
Valentina Ferro ◽  
Barry O’Sullivan

Deep Level Transient Spectroscopy (DLTS) has been applied to Metal-Insulator-Semiconductor (MIS) capacitors, consisting of a p+ or n+ a-Si:H gate on an intrinsic i-a-Si:H passivation layer deposited on crystalline silicon n-or p-type substrates. It is shown that the type of gate has a pronounced impact on the obtained spectra, whereby both the kind of defects (dangling bonds at the a-Si:H/(100) c-Si interface (Pb0 defects) or in the amorphous silicon layer (D defects) and their relative importance (peak amplitude) may be varied. The highest trap densities have been found for the p+ a-Si:H gate capacitors on an n-type Si substrate. In addition, the spectra may exhibit unexpected negative peaks, suggesting minority carrier capture. These features are tentatively associated with interface states at the p+ or n+ a-Si:H/i-a-Si:H interface. Their absence in Al-gate capacitors is in support of this hypothesis.


2010 ◽  
Vol 96 (10) ◽  
pp. 103507 ◽  
Author(s):  
Chun Gong ◽  
Eddy Simoen ◽  
Niels Posthuma ◽  
Emmanuel Van Kerschaver ◽  
Jef Poortmans ◽  
...  

2019 ◽  
Vol 41 (4) ◽  
pp. 37-44 ◽  
Author(s):  
Eddy Simoen ◽  
Aude Rothschild ◽  
Bart Vermang ◽  
Jef Poortmans ◽  
Robert Mertens

Sign in / Sign up

Export Citation Format

Share Document