Supply Voltage Adaptive Low-Power Circuit Design

Author(s):  
Sami Kirolos ◽  
Yehia Massoud
2010 ◽  
pp. 853-882
Author(s):  
Fei Hu ◽  
Alexandru Samachisa ◽  
Marcin Lukowiak ◽  
Daniel Philips ◽  
Yang Xiao

2015 ◽  
Vol 2 (9) ◽  
pp. 4468-4473
Author(s):  
N.Geetha Rani ◽  
P.Chandrasekhar Reddy

Author(s):  
Hussain Attia

<p class="IEEEAbtract">A novel design and simulation results of 9-steps automatic AC voltage regulator based on one step-down transformer is presented in this paper. Avoiding the problem of surge at the AC load during controlling jump steps is done through the proposed design. Accurate and smooth controlling function is achieved as well. Instead of the necessity of increasing the number of taps of the used multi tap transformer for wide controlling range of fluctuated AC  supply voltage, the proposed designed adopts using only two step down transformers with 10 Vrms, and 30 Vrms secondary voltages respectively. Through the controlling of the proposed design of AV voltage regulator, the resultant load voltage is equal the AC supply voltage as well as the suitable voltage step which may one of the following voltages; +40V, +30V, +20V, +10V, 0V, -10V, -20V, -30V, -40V. The electronic design is done Multisim software while the electrical circuit connection of step down transformers and relays contacts that is made by using PSIM software for power circuit design.</p>


2020 ◽  
Vol 10 (4) ◽  
pp. 457-470 ◽  
Author(s):  
Dipanjan Sen ◽  
Savio J. Sengupta ◽  
Swarnil Roy ◽  
Manash Chanda ◽  
Subir K. Sarkar

Aims:: In this work, a Junction-Less Double Gate MOSFET (JLDG MOSFET) based CMOS inverter circuit is proposed for ultra-low power applications in the near and sub-threshold regime operations. Background:: D.C. performances like power, delay and voltage swing of the proposed Inverter have been modeled analytically and analyzed in depth. JLDG MOSFET has promising features to reduce the short-channel effects compared to the planner MOSFET because of better gate control mechanism. So, proposed Inverter would be efficacious to offer less power dissipation and higher speed. Objective:: Impact of supply voltage, temperature, High-k gate oxide, TOX, TSI on the power, delay and voltage swing of the Inverter circuits have been detailed here. Methods: Extensive simulations using SILVACO ATLAS have been done to validate the proposed logic based digital circuits. Besides, the optimum supply voltage has been modelled and verified through simulation for low voltage operations. In depth analysis of voltage swing is added to measure the noise immunity of the proposed logic based circuits in Sub & Near-threshold operations. For ultra-low power operation, JLDG MOSFET can be an alternative compared to conventional planar MOSFET. Result:: Hence, the analytical model of delay, power dissipation and voltage swing have been proposed of the proposed logic based circuits. Besides, the ultra-low power JLDG CMOS inverter can be an alternative in saving energy, reduction of power consumption for RFID circuit design where the frequency range is a dominant factor. Conclusion:: The power consumption can be lowered in case of UHF, HF etc. RF circuits using the Double Gate Junction-less MOSFET as a device for circuit design.


Sign in / Sign up

Export Citation Format

Share Document