A CMOS Unity Gain Buffer and its Implementation in Sampled-Analog Delay Lines

Author(s):  
Andres E. Lagos ◽  
Chong H. Chan

1973 ◽  
Vol 9 (10) ◽  
pp. 223-224
Author(s):  
B.L. Hart ◽  
R.W.J. Barker


2016 ◽  
Vol 25 (07) ◽  
pp. 1650071
Author(s):  
Shuo Li ◽  
Xiaomeng Zhang ◽  
Saiyu Ren

A new unity gain buffer architecture is presented for on-chip CMOS mixed signal applications. The proposed two-stage common source active load (CSAL) buffer with source feedback offers improved performance compared to previously published source follower and source-coupled differential-pair-based unity gain buffers. A 90-nm CMOS design ([Formula: see text] equals 1.2[Formula: see text]V) of the buffer has the following performance parameters. With [Formula: see text]/[Formula: see text] of 10 fF/250 fF, [Formula: see text] is 4.4[Formula: see text]GHz, low frequency gain is 0.16[Formula: see text]dB, maximum input range within 2% gain variation is 260[Formula: see text]mV, total harmonic distortion (THD) is [Formula: see text]63.3[Formula: see text]dB, offset error (input offset minus output offset) is 26[Formula: see text]mV, and 1.06[Formula: see text]mW power consumption. The active load, low gain amplifiers eliminate stability issues and any need for compensation capacitors. The architecture facilitates a relatively large input/output voltage swing while keeping transistors operating in the saturation region, making it suitable for submicron technologies with low rail voltages.



1981 ◽  
Vol 17 (7) ◽  
pp. 276 ◽  
Author(s):  
J.J. Mulawka


Author(s):  
Kamyar Keikhosravy ◽  
Pouya Kamalinejad ◽  
Shahriar Mirabbasi ◽  
Victor Leung
Keyword(s):  


Integration ◽  
2019 ◽  
Vol 64 ◽  
pp. 137-142
Author(s):  
Rasoul Moradi ◽  
Ebrahim Farshidi ◽  
Mohammad Soroosh


Author(s):  
Guangmao Xing ◽  
Stephen H. Lewis ◽  
T. R. Viswanathan


Author(s):  
M. Jimenez ◽  
A. Torralba ◽  
R.G. Carvajal ◽  
J. Ramirez-Angulo


Sign in / Sign up

Export Citation Format

Share Document