A Low-Voltage and Low-Power CMOS LNA Using Forward-Body-Bias NMOS at 5GHz

Author(s):  
Da-ke Wu ◽  
Ru Huang ◽  
Yang-yuan Wang
Author(s):  
Sajad Nejadhasan ◽  
Fatemeh Zaheri ◽  
Ebrahim Abiri ◽  
Mohammad Reza Salehi

2013 ◽  
Vol 10 (21) ◽  
pp. 20130557-20130557 ◽  
Author(s):  
Ehsan Kargaran ◽  
Negar Zoka ◽  
Abbas Z. Kouzani ◽  
Khalil Mafinezhad ◽  
Hooman Nabovati

2010 ◽  
Vol 20 (2) ◽  
pp. 100-102 ◽  
Author(s):  
Chen-Ming Li ◽  
Ming-Tsung Li ◽  
Kuang-Chi He ◽  
Jenn-Hwan Tarng

2014 ◽  
Vol 23 (08) ◽  
pp. 1450108 ◽  
Author(s):  
VANDANA NIRANJAN ◽  
ASHWANI KUMAR ◽  
SHAIL BALA JAIN

In this work, a new composite transistor cell using dynamic body bias technique is proposed. This cell is based on self cascode topology. The key attractive feature of the proposed cell is that body effect is utilized to realize asymmetric threshold voltage self cascode structure. The proposed cell has nearly four times higher output impedance than its conventional version. Dynamic body bias technique increases the intrinsic gain of the proposed cell by 11.17 dB. Analytical formulation for output impedance and intrinsic gain parameters of the proposed cell has been derived using small signal analysis. The proposed cell can operate at low power supply voltage of 1 V and consumes merely 43.1 nW. PSpice simulation results using 180 nm CMOS technology from Taiwan Semiconductor Manufacturing Company (TSMC) are included to prove the unique results. The proposed cell could constitute an efficient analog Very Large Scale Integration (VLSI) cell library in the design of high gain analog integrated circuits and is particularly interesting for biomedical and instrumentation applications requiring low-voltage low-power operation capability where the processing signal frequency is very low.


2013 ◽  
Vol 44 (12) ◽  
pp. 1145-1153 ◽  
Author(s):  
Yanhan Zeng ◽  
Yirong Huang ◽  
Yunling Luo ◽  
Hong-Zhou Tan

Sign in / Sign up

Export Citation Format

Share Document