Modelling and Analysis of Power-Ground Plane for High Speed VLSI System

Author(s):  
Abhishek Pathak ◽  
Sushanta K. Mandal ◽  
Raj Kumar Nagpal ◽  
Rakesh Malik
Keyword(s):  
2015 ◽  
Vol 643 ◽  
pp. 141-147
Author(s):  
Yasushi Yuminaka ◽  
Yuuki Takada

As the Required Data Rate for VLSI System Communication Increases, Channel Bandwidthlimitation Becomes a Crucial Problem as High-Frequency Channel Loss Degrades the Transmission Performance.In this Paper, we Compare Non-Return-to-Zero (NRZ) Binary and 4-PAM (pulse Amplitudemodulation) Coding Techniques for High-Speed Data Transmission by Fabricating a Test Board of a Microstripline. by Extracting the Micro-Strip Line Parameters, we Carry out Co-Simulations to Evaluate Spectrallyefficient Coding for High-Speed Data Transmission.We Consider the Conditions for which 4-Pamsignaling Provides an Advantage over NRZ Signaling from the Viewpoint of Channel Profiles.


2013 ◽  
Vol 2013 (DPC) ◽  
pp. 001937-001962
Author(s):  
Kai Liu ◽  
YongTaek Lee ◽  
HyunTai Kim ◽  
MaPhooPwint Hlaing ◽  
Susan Park ◽  
...  

In this paper, a 2-layer eWLB (embedded Wafer-Level BGA) is studied and its performance is compared with an equivalent 4-layer laminate package. Since eWLB package is processed by using lithographical method, design rules on width (W) and spacing (S) are much finer (usually 2–3 times finer) than those for laminate package. In other words, signal traces can be implemented in smaller fan-out regions. The smaller feature sizes for signal traces would end up with more metal loss per unit length. But as the signal traces can be implemented in smaller fan-out regions, overall trace-routing may be shorter, and equivalent insertion-loss may be achieved. In eWLB, the ground plane is closer to the signal traces. This actually helps to reduce cross-talk between wide I/O buses, as the electrical field is contained in a smaller region by the closer ground plane. Another key advantage from wafer-level package is a smoother metal surface, which greatly reduces the extra signal loss, due to surface-roughness effect, especially for higher-frequency and higher-speed applications. In addition, through-via structures for wafer-level package are typically 2–3 times smaller. This allows to implement power/ground planes in a more continuous way, achieving better resistance and inductance for power/ground nets. Overall electrical performance, which takes into account of all the impacts above, can be evaluated by signal-integrity analysis (E-diagram). Measurement data of a 2-layer eWLB package for a LPDDR application will be presented, which shows the comparable performance typically obtained from a 4-layer laminate package


Author(s):  
Jingook Kim ◽  
James Drewniak ◽  
Jun Fan

In this paper, a simple circuit model for IC multiple power and ground via arrays in a multilayer PCB is built based on the resonant cavity model. Using the circuit model, the parasitic inductance for the IC power and ground connection is quantitatively investigated according to via number and via patterns. The stack-up configuration of the power/ground plane pair is not critical for PDN performance in multilayer PCBs, as long as there are sufficient IC power/ground vias in an alternating pattern. The outcome of this work can be used to guide the pin-map design for high-speed packages.


2010 ◽  
Vol 121-122 ◽  
pp. 33-37
Author(s):  
Wen Long Zhu ◽  
Jian Qing Chen ◽  
Le Ping Liao ◽  
Wen Xiang Chen

The operation speed of modern embed system has been upgraded from several hundred MHz to GHz. The signal vias through power/ground plane can have strong coupling effect and result in signal integrity problem. Analytical model including calculation of resonant frequencies, fields for simple rectangular structures can be used to estimate the resonant frequency and ideal position to place signal vias. Based on FDTD algorithm, a numerical modeling of powerd/ground plane with lumped elements is presented. The coupling effect between signal vias in power/ground plane with lumped elments can be analyzed by this model. Finally, coupling effect between signal vias under different conditions are discussed and some methods to improve signal integrity are proposed.


Sign in / Sign up

Export Citation Format

Share Document