TooT: an efficient and scalable power-gating method for NoC routers

Author(s):  
Hossein Farrokhbakht ◽  
Mohammadkazem Taram ◽  
Behnam Khaleghi ◽  
Shaahin Hessabi
Keyword(s):  
2017 ◽  
Vol 14 (1) ◽  
pp. 389-394
Author(s):  
E. John Alex ◽  
M Vijayaraj

The Programmable Logic Array (PLA) forms the major building block in the implementation of sequential and combinational functionalities in VLSI based embedded systems. Increased sub threshold leakage current resulting from the scaling down of the microprocessors carrying PLA causes high power dissipation. In order to improve the energy consumption of future electronic products, we propose a power gating method involving sleepy modes at transistor level implemented using 65 nm technology. This paper describes the design and analysis of PLA’s with footer switches for power gating. A comparative analysis has been made between the AND array, OR array and the inverter elements of the proposed PLA’s and the conventional one. Results produced through simulation confirms an optimized power reduction and the transient analysis of the proposed PLA models is proved to be much better than the conventional PLA.


2014 ◽  
Vol 60 (1) ◽  
pp. 1215-1218
Author(s):  
Y. Song ◽  
T. H. Ding ◽  
W. Q. Wang ◽  
W. Yin

2012 ◽  
Vol E95-C (4) ◽  
pp. 546-554 ◽  
Author(s):  
Benjamin DEVLIN ◽  
Makoto IKEDA ◽  
Kunihiro ASADA

2020 ◽  
Vol 19 (3) ◽  
pp. 1175-1186
Author(s):  
Ali Asghar Javadi ◽  
Mehrdad Morsali ◽  
Mohammad Hossein Moaiyeri
Keyword(s):  

Integration ◽  
2017 ◽  
Vol 57 ◽  
pp. 108-124 ◽  
Author(s):  
Mahshid Mojtabavi Naeini ◽  
Sreedharan Baskara Dass ◽  
Chia Yee Ooi ◽  
Tomokazu Yoneda ◽  
Michiko Inoue

2019 ◽  
Vol 66 (2) ◽  
pp. 242-246 ◽  
Author(s):  
Nasim Nasirian ◽  
Reza Soosahabi ◽  
Magdy A. Bayoumi

Sign in / Sign up

Export Citation Format

Share Document