Modeling of Doping Effects in Surface Potential Based Compact Model of Fully Depleted SOI MOSFET

Author(s):  
Sebastien Martinie ◽  
Olivier Rozeau ◽  
Plamen Kolev ◽  
Patrick Scheer ◽  
Salim El Ghouli ◽  
...  
2006 ◽  
Vol 53 (9) ◽  
pp. 2017-2024 ◽  
Author(s):  
N. Sadachika ◽  
D. Kitamaru ◽  
Y. Uetsuji ◽  
D. Navarro ◽  
M.M. Yusoff ◽  
...  

2019 ◽  
Vol 9 (4) ◽  
pp. 504-511
Author(s):  
Sikha Mishra ◽  
Urmila Bhanja ◽  
Guru Prasad Mishra

Introduction: A new analytical model is designed for Workfunction Modulated Rectangular Recessed Channel-Silicon On Insulator (WMRRC-SOI) MOSFET that considers the concept of groove gate and implements an idea of workfunction engineering. Methods: The impact of Negative Junction Depth (NJD) and oxide thickness (tox) are analyzed on device performances such as Sub-threshold Slope (SS), Drain Induced Barrier Lowering (DIBL) and threshold voltage. Results: The results of the proposed work are evaluated with the Rectangular Recessed Channel-Silicon On Insulator (RRC-SOI) MOSFET keeping the metal workfunction constant throughout the gate region. Furthermore, an analytical model is developed using 2D Poisson’s equation and threshold voltage is estimated in terms of minimum surface potential. Conclusion: In this work, the impact of Negative Junction Depth (NJD) on minimum surface potential and the drain current are also evaluated. It is observed from the analysis that the analog switching performance of WMRRC-SOI MOSFET surpasses RRC-SOI MOSFET in terms of better driving capability, high Ion/Ioff ratio, minimized Short Channel Effects (SCEs) and hot carrier immunity. Results are simulated using 2D Sentaurus TCAD simulator for validation of the proposed structure.


2021 ◽  
Vol 68 (4) ◽  
pp. 2049-2055
Author(s):  
Jingrui Guo ◽  
Ying Zhao ◽  
Guanhua Yang ◽  
Xichen Chuai ◽  
Wenhao Lu ◽  
...  

2008 ◽  
Vol 55 (3) ◽  
pp. 789-795 ◽  
Author(s):  
Pradeep Agarwal ◽  
Govind Saraswat ◽  
M. Jagadesh Kumar

Sign in / Sign up

Export Citation Format

Share Document