recessed channel
Recently Published Documents


TOTAL DOCUMENTS

121
(FIVE YEARS 15)

H-INDEX

14
(FIVE YEARS 3)

2020 ◽  
Vol 41 (8) ◽  
pp. 1201-1204
Author(s):  
Kitae Lee ◽  
Jong-Ho Bae ◽  
Sihyun Kim ◽  
Jong-Ho Lee ◽  
Byung-Gook Park ◽  
...  

2019 ◽  
Vol 9 (4) ◽  
pp. 504-511
Author(s):  
Sikha Mishra ◽  
Urmila Bhanja ◽  
Guru Prasad Mishra

Introduction: A new analytical model is designed for Workfunction Modulated Rectangular Recessed Channel-Silicon On Insulator (WMRRC-SOI) MOSFET that considers the concept of groove gate and implements an idea of workfunction engineering. Methods: The impact of Negative Junction Depth (NJD) and oxide thickness (tox) are analyzed on device performances such as Sub-threshold Slope (SS), Drain Induced Barrier Lowering (DIBL) and threshold voltage. Results: The results of the proposed work are evaluated with the Rectangular Recessed Channel-Silicon On Insulator (RRC-SOI) MOSFET keeping the metal workfunction constant throughout the gate region. Furthermore, an analytical model is developed using 2D Poisson’s equation and threshold voltage is estimated in terms of minimum surface potential. Conclusion: In this work, the impact of Negative Junction Depth (NJD) on minimum surface potential and the drain current are also evaluated. It is observed from the analysis that the analog switching performance of WMRRC-SOI MOSFET surpasses RRC-SOI MOSFET in terms of better driving capability, high Ion/Ioff ratio, minimized Short Channel Effects (SCEs) and hot carrier immunity. Results are simulated using 2D Sentaurus TCAD simulator for validation of the proposed structure.


Electronics ◽  
2019 ◽  
Vol 8 (10) ◽  
pp. 1124
Author(s):  
Kim ◽  
Kim

Current-voltage (I-V) characteristics of a recessed-channel reconfigurable field-effect transistor (RC-RFET) is discussed, herein, depending on the variation of temperature (T) to understand the operation mechanisms, in depth. Assuming that RC-RFET can be simply modeled as a channel resistance (RCH) and a Schottky contact resistance (RSC) connected in series, the validity has been examined by a technology computer-aided design (TCAD) simulation with different Schottky barrier heights (SBHs) and carrier mobilities (μ). As a result, it was clearly determined that the drain current (ID) of RC-RFET is dominated by the bigger component, since RCH and RSC have an opposite correlation with T.


Author(s):  
Ajay Kumar ◽  
Neha Gupta ◽  
Samarth Singh ◽  
Balark Tiwari ◽  
Madan Mohan Tripathi ◽  
...  

Micromachines ◽  
2019 ◽  
Vol 10 (9) ◽  
pp. 558 ◽  
Author(s):  
Lu-Rong Gan ◽  
Ya-Rong Wang ◽  
Lin Chen ◽  
Hao Zhu ◽  
Qing-Qing Sun

We have simulated a U-shape recessed channel floating gate memory by Sentaurus TCAD tools. Since the floating gate (FG) is vertically placed between source (S) and drain (D), and control gate (CG) and HfO2 high-k dielectric extend above source and drain, the integrated density can be well improved, while the erasing and programming speed of the device are respectively decreased to 75 ns and 50 ns. In addition, comprehensive synaptic abilities including long-term potentiation (LTP) and long-term depression (LTD) are demonstrated in our U-shape recessed channel FG memory, highly resembling the biological synapses. These simulation results show that our device has the potential to be well used as embedded memory in neuromorphic computing and MCU (Micro Controller Unit) applications.


Sign in / Sign up

Export Citation Format

Share Document