A low power circuit for medical drip infusion monitoring system

Author(s):  
Shaojun Jiang ◽  
Yilin He
2021 ◽  
Vol 55 ◽  
pp. 1783-1790
Author(s):  
Roberto Savi ◽  
Alessandro Valletta ◽  
Andrea Carri ◽  
Edoardo Cavalca ◽  
Andrea Segalini

2020 ◽  
Vol 10 (2) ◽  
pp. 15 ◽  
Author(s):  
Mattia Ragnoli ◽  
Gianluca Barile ◽  
Alfiero Leoni ◽  
Giuseppe Ferri ◽  
Vincenzo Stornelli

The development of Internet of Things (IoT) systems is a rapidly evolving scenario, thanks also to newly available low-power wide area network (LPWAN) technologies that are utilized for environmental monitoring purposes and to prevent potentially dangerous situations with smaller and less expensive physical structures. This paper presents the design, implementation and test results of a flood-monitoring system based on LoRa technology, tested in a real-world scenario. The entire system is designed in a modular perspective, in order to have the capability to interface different types of sensors without the need for making significant hardware changes to the proposed node architecture. The information is stored through a device equipped with sensors and a microcontroller, connected to a LoRa wireless module for sending data, which are then processed and stored through a web structure where the alarm function is implemented in case of flooding.


2005 ◽  
Vol 15 (02) ◽  
pp. 459-476
Author(s):  
C. PATRICK YUE ◽  
JAEJIN PARK ◽  
RUIFENG SUN ◽  
L. RICK CARLEY ◽  
FRANK O'MAHONY

This paper presents the low-power circuit techniques suitable for high-speed digital parallel interfaces each operating at over 10 Gbps. One potential application for such high-performance I/Os is the interface between the channel IC and the magnetic read head in future compact hard disk systems. First, a crosstalk cancellation technique using a novel data encoding scheme is introduced to suppress electromagnetic interference (EMI) generated by the adjacent parallel I/Os . This technique is implemented utilizing a novel 8-4-PAM signaling with a data look-ahead algorithm. The key circuit components in the high-speed interface transceiver including the receive sampler, the phase interpolator, and the transmitter output driver are described in detail. Designed in a 0.13-μm digital CMOS process, the transceiver consumes 310 mW per 10-Gps channel from a I-V supply based on simulation results. Next, a 20-Gbps continuous-time adaptive passive equalizer utilizing on-chip lumped RLC components is described. Passive equalizers offer the advantages of higher bandwidth and lower power consumption compared with conventional designs using active filter. A low-power, continuous-time servo loop is designed to automatically adjust the equalizer frequency response for the optimal gain compensation. The equalizer not only adapts to different channel characteristics, but also accommodates temperature and process variations. Implemented in a 0.25-μm, 1P6M BiCMOS process, the equalizer can compensate up to 20 dB of loss at 10 GHz while only consumes 32 mW from a 2.5-V supply.


2021 ◽  
Author(s):  
S. Deepak ◽  
Ganesan. SaiKrishnan ◽  
D. Rajesh ◽  
J. V. R. Ravindra
Keyword(s):  

Author(s):  
Dipal Halder ◽  
Fathi Amsaad ◽  
Nicolas Fourty ◽  
Brian Hildebrand

Sign in / Sign up

Export Citation Format

Share Document