1.1 THz U-Silicon-On-Glass (U-SOG) Waveguide: A Low-Loss Platform for THz High-Density Integrated Circuits

2018 ◽  
Vol 8 (6) ◽  
pp. 702-709 ◽  
Author(s):  
Nazy Ranjkesh ◽  
Hadi Amarloo ◽  
Suren Gigoyan ◽  
Naimeh Ghafarian ◽  
Mohamed A. Basha ◽  
...  
IEEE Access ◽  
2021 ◽  
Vol 9 ◽  
pp. 813-826
Author(s):  
Farid Uddin Ahmed ◽  
Zarin Tasnim Sandhie ◽  
Liaquat Ali ◽  
Masud H. Chowdhury

Author(s):  
Kevin Luke ◽  
Prashanta Kharel ◽  
Christian Reimer ◽  
Lingyan He ◽  
Marko Loncar ◽  
...  

Nanomaterials ◽  
2018 ◽  
Vol 8 (11) ◽  
pp. 910 ◽  
Author(s):  
Rongbo Wu ◽  
Min Wang ◽  
Jian Xu ◽  
Jia Qi ◽  
Wei Chu ◽  
...  

In this paper, we develop a technique for realizing multi-centimeter-long lithium niobate on insulator (LNOI) waveguides with a propagation loss as low as 0.027 dB/cm. Our technique relies on patterning a chromium thin film coated on the top surface of LNOI into a hard mask with a femtosecond laser followed by chemo-mechanical polishing for structuring the LNOI into the waveguides. The surface roughness on the waveguides was determined with an atomic force microscope to be 0.452 nm. The approach is compatible with other surface patterning technologies, such as optical and electron beam lithographies or laser direct writing, enabling high-throughput manufacturing of large-scale LNOI-based photonic integrated circuits.


2013 ◽  
Vol 2013 (DPC) ◽  
pp. 000515-000534
Author(s):  
Aubrey Beal ◽  
C. Stevens ◽  
T. Baginski ◽  
M. Hamilton ◽  
R. Dean

Due to increasing speed, density and number of signal paths in integrated circuits, motivations for high density capacitors capable of quickly sourcing large amounts of current have led to many design and fabrication investigations. This work outlines continued efforts to achieve devices which meet these stringent requirements and are compatible with standard silicon fabrication processes as well as silicon interposer technologies. Previous work has been further developed resulting in devices exhibiting greater capacitance values by employing geometries which maximize surface area. The Atomic Layer Deposition (ALD) of thin layered high K materials, such as Hafnium Oxide, as opposed to previous silicon-dioxide based devices effectively increased the capacitance per unit area of the structures. This paper outlines the design, fabrication, and testing of high density micro-machined embedded capacitors capable of quickly sourcing (i.e. risetimes greater than 100A/nsec) high currents (i.e. greater than 100A). These devices were successfully simulated then tested using a standard ringdown procedure. Generally, the resulting device characterization found during testing stages strongly correlates to the expected simulated device behavior. Subsequent descriptions and design challenges encountered during fabrication, testing and integration of these passive devices are outlined, as well as potential device integration and implementation strategies for use in silicon interposers. The modification and revision of several device generations is documented and presented. Increased device capacitive density, maximized current capabilities and minimized effects of series inductance and resistance are presented. These resulting thin, capacitive structures exhibit compatibility with Si interposer technology.


2011 ◽  
Vol 2011 (DPC) ◽  
pp. 001291-001315
Author(s):  
Gilbert Lecarpentier ◽  
Jean-Stephane Mottet ◽  
Keith Cooper ◽  
Michael Stead

3-Dimensional interconnection of high density integrated circuits enables building devices with greater functionality with higher performances in a smaller space. This paper explores the chip-to-chip and chip-to-wafer alignment and the associated bonding techniques such as in-situ reflow or thermocompression with a local oxide reduction which contributes to higher yield together with reduction of the force or temperature requirements.


Sign in / Sign up

Export Citation Format

Share Document