Effect of Packing Density of Aggregate on Rheological Properties of Self Compacting Mortar

Author(s):  
Dr. S. S. Patil
2007 ◽  
Vol 353-358 ◽  
pp. 1398-1401
Author(s):  
Jian Qing Gong ◽  
Han Ning Xiao ◽  
Zheng Yu Huang ◽  
Jiu Su Li ◽  
Jing Nie ◽  
...  

The rheological parameters of cement pastes were investigated by varying the type and content of micropowders and the ratio of water to binder. Compressible packing model was used to calculate the packing density and to evaluate the influence of micropowders gradation on the rheological properties of fresh cement pastes. Results indicate that the higher the packing density is, the lower the yielding shear stress and plastic viscosity will be. When the ratio of water to binder is less than 0.20, the cement paste with 15% UFA and 15% SF has highest packing density and lowest yielding shear stress and plastic viscosity, which is beneficial to the workability of ultra-high performance concrete.


2020 ◽  
Vol 29 (12) ◽  
pp. 52-58
Author(s):  
E.P. Meleshkina ◽  
◽  
S.N. Kolomiets ◽  
A.S. Cheskidova ◽  
◽  
...  

Objectively and reliably determined indicators of rheological properties of the dough were identified using the alveograph device to create a system of classifications of wheat and flour from it for the intended purpose in the future. The analysis of the relationship of standardized quality indicators, as well as newly developed indicators for identifying them, differentiating the quality of wheat flour for the intended purpose, i.e. for finished products. To do this, we use mathematical statistics methods.


Author(s):  
Maria Szcześniak ◽  
◽  
Bożena Grimling ◽  
Jan Meler ◽  
Bożena Karolewicz

2016 ◽  
Vol 26 (3) ◽  
pp. 370-380
Author(s):  
Vladimir V. Maslyakov ◽  
◽  
Olga I. Dralina ◽  
Yuliya B. Vlasenko ◽  
Larisa M. Kim

2006 ◽  
Vol 34 (1) ◽  
pp. 693-696 ◽  
Author(s):  
Árpád Tóth ◽  
Péter Sipos ◽  
Mária Borbély ◽  
Csilla Uri ◽  
Ágnes Elek ◽  
...  

MRS Bulletin ◽  
1997 ◽  
Vol 22 (10) ◽  
pp. 19-27 ◽  
Author(s):  
Wei William Lee ◽  
Paul S. Ho

Continuing improvement of microprocessor performance historically involves a decrease in the device size. This allows greater device speed, an increase in device packing density, and an increase in the number of functions that can reside on a single chip. However higher packing density requires a much larger increase in the number of interconnects. This has led to an increase in the number of wiring levels and a reduction in the wiring pitch (sum of the metal line width and the spacing between the metal lines) to increase the wiring density. The problem with this approach is that—as device dimensions shrink to less than 0.25 μm (transistor gate length)—propagation delay, crosstalk noise, and power dissipation due to resistance-capacitance (RC) coupling become significant due to increased wiring capacitance, especially interline capacitance between the metal lines on the same metal level. The smaller line dimensions increase the resistivity (R) of the metal lines, and the narrower interline spacing increases the capacitance (C) between the lines. Thus although the speed of the device will increase as the feature size decreases, the interconnect delay becomes the major fraction of the total delay and limits improvement in device performance.To address these problems, new materials for use as metal lines and interlayer dielectrics (ILD) as well as alternative architectures have been proposed to replace the current Al(Cu) and SiO2 interconnect technology.


Sign in / Sign up

Export Citation Format

Share Document