dry oxidation
Recently Published Documents


TOTAL DOCUMENTS

169
(FIVE YEARS 13)

H-INDEX

21
(FIVE YEARS 1)

2021 ◽  
Vol 60 (SB) ◽  
pp. SBBD10
Author(s):  
Tsunashi Shimizu ◽  
Toru Akiyama ◽  
Kohji Nakamura ◽  
Tomonori Ito ◽  
Hiroyuki Kageshima ◽  
...  

2020 ◽  
Vol MA2020-02 (14) ◽  
pp. 1354-1354
Author(s):  
Tsunashi Shimizu ◽  
Toru Akiyama ◽  
Kohji Nakamura ◽  
Tomonori Ito ◽  
Hiroyuki Kageshima ◽  
...  

2020 ◽  
Vol 98 (3) ◽  
pp. 37-46
Author(s):  
Tsunashi Shimizu ◽  
Toru Akiyama ◽  
Kohji Nakamura ◽  
Tomonori Ito ◽  
Hiroyuki Kageshima ◽  
...  

2019 ◽  
Vol 6 (1) ◽  
pp. 41-52
Author(s):  
Byoung Gi Min ◽  
Dae-Hong Ko ◽  
Mann-Ho Cho ◽  
Tae-Wan Lee ◽  
Kyu Jin Choi
Keyword(s):  

2019 ◽  
Vol 41 (7) ◽  
pp. 175-180 ◽  
Author(s):  
Sun-Wook Kim ◽  
Jung-Ho Yoo ◽  
Sang-mo Koo ◽  
Dae-Hong Ko ◽  
Hoo-Jeong Lee
Keyword(s):  

2019 ◽  
Vol 963 ◽  
pp. 441-444
Author(s):  
Matthias Kocher ◽  
Tobias Erlbacher ◽  
Mathias Rommel ◽  
Anton Bauer

The possibility to analyze micrometer scaled 2D implantation profiles is essential for improving SiC power devices. Due to the fact that the oxidation rate depends on the doping concentration a rather simple method was developed in order to decorate highly doped (aluminum) implantation profiles. For this purpose, different samples were grinded with a shallow bevel angle and subsequently oxidized. It could be shown that this method allows analyzing the implantation depth of different box-shape implanted samples. Furthermore the ability to distinguish micrometer scaled 2D profiles for a state-of-the-art SiC power device could be shown.


2019 ◽  
Vol 963 ◽  
pp. 353-356
Author(s):  
Fan Li ◽  
Valdas Jokubavicius ◽  
Michael R. Jennings ◽  
Rositza Yakimova ◽  
Amador Pérez Tomás ◽  
...  

300 μm thick 3C-SiC epilayer was grown on off-axis 4H-SiC(0001) substrate with a high growth rate of 1 mm/hour. Dry oxidation, wet oxidation and N2O anneal were applied to fabricate lateral MOS capacitors on these 3C-SiC layers. MOS interface obtained by N2O anneal has the lowest interface trap density of 3~4x1011 eV-1cm-2. Although all MOS capacitors still have positive net charges at the MOS interface, the wet oxidised sample has the lowest effective charge density of ~9.17x1011 cm-2.


Sign in / Sign up

Export Citation Format

Share Document