transistor circuit
Recently Published Documents


TOTAL DOCUMENTS

116
(FIVE YEARS 9)

H-INDEX

14
(FIVE YEARS 1)

Informatics ◽  
2021 ◽  
Vol 18 (4) ◽  
pp. 96-107
Author(s):  
D. I. Cheremisinov ◽  
L. D. Cheremisinova

O b j e c t i v e s. With the increasing complexity of verification and simulation of modern VLSI, containing hundreds of millions of transistors, the means of extracting the hierarchical description at the level of logical elements froma flat description of circuits at the transistor level are becoming the main tools for computer-aided design and verification. Decompilation tools for transistor circuits can not only significantly reduce the time to perform VLSI topology check, but also provide the basis for generating test cases, logical reengineering of integrated circuits and reverse engineering to detect untrusted attachments.The objective of the work is to solve the problem of extracting the structure of the functional level from a flat circuit of the transistor level by recognizing in it subcircuits that implement logical elements.M e t h o d s. Graph based methods are proposed for solving some key problems arising at the stage of structural recognition of CMOS gates in a transistor circuit: partitioning a graph into connectivity components corresponding to transistor subcircuits; recognition of subcircuits that are logical elements, and functions implemented by them; forming a library of recognized gates and constructing two-level transistor circuit. The original flat and resulting two-level transistor circuits are presented in SPICE format.Re s u l t s. The proposed methods are implemented in C++ as a part of a transistor circuit decompilation programfor the case without any predetermined cell library. All steps of the proposed methods of structural CMOS gates recognition are performed in a linear time from the number of transistors in the initial circuit.Co n c l u s i o n.  The decompilation program has been tested on practical transistor-level circuits. Experiments indicate that the present tool is fast enough to process circuits with more than a hundred thousand transistors in a few minutes on a personal computer. Currently, the authors are developing methods for recognizing more complex elements in a transistor circuit, such as memory elements.


2020 ◽  
Vol 22 (8) ◽  
pp. 447-451
Author(s):  
P.A. Aleksandrov ◽  
◽  
V.I. Zhuk ◽  

The influence on the operation of the quadrated transistor of short circuits between the gate of the field transistor and its other outputs (source, drain, substrate) and also its power source with input signals 0 and 1 on the gate for two variants of the quadrated transistor circuit is considered. It is shown that in an overwhelming number of cases the result at the output of the quadrated transistor is correct.


Author(s):  
Tianshuo Qiu ◽  
Yuxiang Jia ◽  
Jiafu Wang ◽  
Qiang Cheng ◽  
Shaobo Qu
Keyword(s):  

AIP Advances ◽  
2019 ◽  
Vol 9 (6) ◽  
pp. 065112
Author(s):  
Benjamin K. Rhea ◽  
Edmon Perkins ◽  
Robert N. Dean

2019 ◽  
Vol 12 (4) ◽  
pp. 1296-1308 ◽  
Author(s):  
Davide Moia ◽  
Ilario Gelmetti ◽  
Phil Calado ◽  
William Fisher ◽  
Michael Stringer ◽  
...  

Interfacial-transistor circuit model couples electronic charge transfer to mobile ions.


Sign in / Sign up

Export Citation Format

Share Document