Analysis of high-k spacer on symmetric underlap DG-MOSFET with Gate Stack architecture

2016 ◽  
Vol 97 ◽  
pp. 386-396 ◽  
Author(s):  
Rahul Das ◽  
Shramana Chakraborty ◽  
Arpan Dasgupta ◽  
Arka Dutta ◽  
Atanu Kundu ◽  
...  
Keyword(s):  
High K ◽  
Author(s):  
Satish K Das ◽  
Sanjit K Swain ◽  
Sudhansu M Biswal ◽  
Debasish Nayak ◽  
Umakanta Nanda ◽  
...  
Keyword(s):  
High K ◽  

Silicon ◽  
2021 ◽  
Author(s):  
Satish K. Das ◽  
Umakanta Nanda ◽  
Sudhansu M. Biswal ◽  
Chandan Kumar Pandey ◽  
Lalat Indu Giri

MRS Advances ◽  
2017 ◽  
Vol 2 (52) ◽  
pp. 2973-2982 ◽  
Author(s):  
Andreas Kerber

ABSTRACTMG/HK was introduced into CMOS technology and enabled scaling beyond the 45/32nm technology node. The change in gate stack from poly-Si/SiON to MG/HK introduced new reliability challenges like the positive bias temperature instability (PBTI) and stress induced leakage currents (SILC) in nFET devices which prompted thorough investigation to provide fundamental understanding of these degradation mechanisms and are nowadays well understood. The shift to a dual-layer gate stack also had a profound impact on the time dependent dielectric breakdown (TDDB) introducing a strong polarity dependence in the model parameter. As device scaling continues, stochastic modeling of variability, both at time zero and post stress due to BTI, becomes critical especially for SRAM circuit aging. As we migrate towards novel device architectures like bulk FinFET, SOI FinFETs, FDSOI and gate-all-around devices, impact of self-heating needs to be accounted for in reliability testing.In this paper we summarize the fundamentals of MG/HK reliability and discuss the reliability and characterization challenges related to the scaling of future CMOS technologies.


2008 ◽  
Vol 92 (16) ◽  
pp. 163505 ◽  
Author(s):  
Ruilong Xie ◽  
Mingbin Yu ◽  
Mei Ying Lai ◽  
Lap Chan ◽  
Chunxiang Zhu

Sign in / Sign up

Export Citation Format

Share Document