Impact of starting measurement voltage relative to flat-band voltage position on the capacitance-voltage hysteresis and on the defect characterization of InGaAs/high-k metal-oxide-semiconductor stacks

2015 ◽  
Vol 107 (22) ◽  
pp. 223504 ◽  
Author(s):  
Abhitosh Vais ◽  
Jacopo Franco ◽  
Han-Chung Lin ◽  
Nadine Collaert ◽  
Anda Mocuta ◽  
...  
2013 ◽  
Vol 114 (14) ◽  
pp. 144105 ◽  
Author(s):  
Jun Lin ◽  
Yuri Y. Gomeniuk ◽  
Scott Monaghan ◽  
Ian M. Povey ◽  
Karim Cherkaoui ◽  
...  

2010 ◽  
Vol 97 (13) ◽  
pp. 132908 ◽  
Author(s):  
X. H. Zheng ◽  
A. P. Huang ◽  
Z. S. Xiao ◽  
Z. C. Yang ◽  
M. Wang ◽  
...  

MRS Advances ◽  
2017 ◽  
Vol 2 (02) ◽  
pp. 103-108 ◽  
Author(s):  
Yanbin An ◽  
Aniruddh Shekhawat ◽  
Ashkan Behnam ◽  
Eric Pop ◽  
Ant Ural

ABSTRACT We fabricate and characterize metal-oxide-semiconductor (MOS) devices with graphene as the gate electrode, 5 or 10 nm thick silicon dioxide as the insulator, and silicon as the semiconductor substrate. We find that Fowler-Nordheim tunneling dominates the gate current for the 10 nm oxide device. We also study the temperature dependence of the tunneling current in these devices in the range 77 to 300 K and extract the effective tunneling barrier height as a function of temperature for the 10 nm oxide device. Furthermore, by performing high frequency capacitance-voltage measurements, we observe a local capacitance minimum under accumulation, particularly for the 5 nm oxide device. By fitting the data using numerical simulations based on the modified density of states of graphene in the presence of charged impurities, we show that this local minimum results from the quantum capacitance of graphene. These results provide important insights for the heterogeneous integration of graphene into conventional silicon technology.


Sign in / Sign up

Export Citation Format

Share Document