A low power hybrid MTJ/CMOS (4-2) compressor for fast arithmetic circuits

Author(s):  
Vahid Jamshidi ◽  
Mahdi Fazeli ◽  
Ahmad Patooghy
Author(s):  
G. Navabharat Reddy ◽  
P. A. Harsha Vardhini ◽  
V. Prakasam ◽  
P. Sandeep

2007 ◽  
Vol 38 (1) ◽  
pp. 130-139 ◽  
Author(s):  
M. Alioto ◽  
G. Di Cataldo ◽  
G. Palumbo

Author(s):  
Victor Navarro-Botello ◽  
Juan A. Montiel-Nelson ◽  
Saeid Nooshabadi ◽  
Mike Dyer

2020 ◽  
Vol 18 (03) ◽  
pp. 2050002
Author(s):  
Meysam Rashno ◽  
Majid Haghparast ◽  
Mohammad Mosleh

In recent years, there has been an increasing tendency towards designing circuits based on reversible logic, and has received much attention because of preventing internal power dissipation. In digital computing systems, multiplier circuits are one of the most fundamental and practical circuits used in the development of a wide range of hardware such as arithmetic circuits and Arithmetic Logic Unit (ALU). Vedic multiplier, which is based on Urdhva Tiryakbhayam (UT) algorithm, has many applications in circuit designing because of its high speed in performing multiplication compared to other multipliers. In Vedic multipliers, partial products are obtained through vertical and cross multiplication. In this paper, we propose four [Formula: see text] reversible Vedic multiplier blocks and use each one of them in its right place. Then, we propose a [Formula: see text] reversible Vedic multiplier using the four aforementioned multipliers. We prove that our design leads to better results in terms of quantum cost, number of constant inputs and number of garbage outputs, compared to the previous ones. We also expand our proposed design to [Formula: see text] multipliers which enable us to develop our proposed design in every dimension. Moreover, we propose a formula in order to calculate the quantum cost of our proposed [Formula: see text] reversible Vedic multiplier, which allows us to calculate the quantum cost even before designing the multiplier.


2006 ◽  
Vol 2 (2) ◽  
pp. 300-307 ◽  
Author(s):  
Victor Navarro-Botello ◽  
Juan A. Montiel-Nelson ◽  
Saeid Nooshabadi

Sign in / Sign up

Export Citation Format

Share Document