Atomic layer deposition of HfxAlyCz as a work function material in metal gate MOS devices

2014 ◽  
Vol 32 (1) ◽  
pp. 01A118 ◽  
Author(s):  
Albert Lee ◽  
Nobi Fuchigami ◽  
Divya Pisharoty ◽  
Zhendong Hong ◽  
Ed Haywood ◽  
...  
2019 ◽  
Vol 9 (11) ◽  
pp. 2388 ◽  
Author(s):  
Chao Zhao ◽  
Jinjuan Xiang

The continuous down-scaling of complementary metal oxide semiconductor (CMOS) field effect transistors (FETs) had been suffering two fateful technical issues, one relative to the thinning of gate dielectric and the other to the aggressive shortening of channel in last 20 years. To solve the first issue, the high-κ dielectric and metal gate technology had been induced to replace the conventional gate stack of silicon dioxide layer and poly-silicon. To suppress the short channel effects, device architecture had changed from planar bulk Si device to fully depleted silicon on insulator (FDSOI) and FinFETs, and will transit to gate all-around FETs (GAA-FETs). Different from the planar devices, the FinFETs and GAA-FETs have a 3D channel. The conventional high-κ/metal gate process using sputtering faces conformality difficulty, and all atomic layer deposition (ALD) of gate stack become necessary. This review covers both scientific and technological parts related to the ALD of metal gates including the concept of effect work function, the material selection, the precursors for the deposition, the threshold voltage (Vt) tuning of the metal gate in contact with HfO2/SiO2/Si. The ALD of n-type metal gate will be detailed systematically, based mainly on the authors’ works in last five years, and the all ALD gate stacks will be proposed for the future generations based on the learning.


2015 ◽  
Vol 15 (1) ◽  
pp. 382-385
Author(s):  
Jun Hee Cho ◽  
Sang-Ick Lee ◽  
Jong Hyun Kim ◽  
Sang Jun Yim ◽  
Hyung Soo Shin ◽  
...  

2019 ◽  
Vol 19 (1) ◽  
pp. 253-261 ◽  
Author(s):  
Hemanth Jagannathan ◽  
Lisa F. Edge ◽  
Paul Jamison ◽  
Ryosuke Iijima ◽  
Vijay Narayanan ◽  
...  

2020 ◽  
Vol 8 (38) ◽  
pp. 13127-13153
Author(s):  
Aneeta Jaggernauth ◽  
Joana C. Mendes ◽  
Rui F. Silva

Working in concert, diamond layers and high-κ films impart opportunities for high performance MOS devices. Optimization hinges on their interfacial quality inciting investigation into diamond surface terminations and ALD parameters to ensure success.


Sign in / Sign up

Export Citation Format

Share Document