Anomalous Gate Current Hump after Dynamic Negative Bias Stress and Negative-Bias Temperature-Instability in p-MOSFETs with HfxZr1−xO2and HfO2/Metal Gate Stacks

2013 ◽  
Vol 2 (9) ◽  
pp. Q187-Q191
Author(s):  
Szu-Han Ho ◽  
Ting-Chang Chang ◽  
Chi-Wei Wu ◽  
Wen-Hung Lo ◽  
Ching-En Chen ◽  
...  
2007 ◽  
Vol 17 (01) ◽  
pp. 129-141
Author(s):  
N. A. CHOWDHURY ◽  
D. MISRA ◽  
N. RAHIM

This work studies the effects of negative bias temperature instability (NBTI) on p-channel MOSFETS with TiN/HfSi x O y (20% SiO 2 based high-κ gate stacks under different gate bias and elevated temperature conditions. For low bias conditions, threshold voltage shift (ΔVT) is most probably due to the mixed degradation within the bulk high-κ. For moderately high bias conditions, H-species dissociation in the presence of holes and subsequent diffusion may be initially responsible for interface state and positively charged bulk trap generation. Initial time, temperature and oxide electric field dependence of ΔVT in our devices shows an excellent match with that of SiO 2 based devices, which is explained by reaction-diffusion (R-D) model of NBTI. Under high bias condition at elevated temperatures, due to higher Si - H bond-annealing/bond-breaking ratio, the experimentally observed absence of the impact ionization induced hot holes at the interfacial layer (IL)/ Si interface probably limits the interface state generation and ΔVT as they quickly reach saturation.


2013 ◽  
Vol 53 (9-11) ◽  
pp. 1351-1354
Author(s):  
Seonhaeng Lee ◽  
Cheolgyu Kim ◽  
Hyeokjin Kim ◽  
Gang-Jun Kim ◽  
Ji-Hoon Seo ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document