scholarly journals Design for Testability of Integrated Circuits and Project Protection Difficulties

Author(s):  
E. Ph. Pevtsov ◽  
T. A. Demenkova ◽  
A. A. Shnyakin

Design solutions of domestic VLSI were obtained as a result of the application of computeraided design tools of a foreign supplier (CAD Synopsys, Cadence Design Systems and Mentor Graphics), based on standard libraries of PDK elements (Project Design KIT) of factories and IC-modules also supplied mainly by foreign companies. As a rule, the developer does not have its own production facilities, using the services provided by foreign factories (fablesscompanies). Due to this fact, relevant are the studies aimed at the development of a complex of measures, excluding the possibility of unauthorized changes into IC, i.e. protection of projects against intentional hardware and technology violations made during the formation of the control information for handing it over to the production facility and/or in case of IC manufacture at the factory. This paper considers this task from the standpoint of the analysis of the methodology of design for testability (DFT), i.e., a complex of measures that provide obtaining solutions at the design stage. The solutions include the verification of the correct performance of the manufactured chip by means of external tests and/or self-testing procedures. It was proposed, inter alia: 1) to analyze the libraries of standard elements used in the project with full disclosure of their specifications; 2) to create nodes with the physical non-cloning function in the projects on the basis of the libraries of standard elements in models and analysis programs; 3) to analyze IP modules used in the project with the maximum disclosure of structure, methods and algorithms for providing test coverings; 4) to provide for the development in projects of special test kits and methods of their generation at the design stage of functions in order to detect malicious nodes and programs both within SoC cores and at the level of system buses; 5) to develop at the design stage and to apply during tests a technique of special hardware measurements of parameters of the manufactured circuits and analysis of their results, inter alia, according to measurements of delays in distribution of signals and/or buses current consumption.

Author(s):  
Eugene Babeshko ◽  
Ievgenii Bakhmach ◽  
Vyacheslav Kharchenko ◽  
Eugene Ruchkov ◽  
Oleksandr Siora

Operating reliability assessment of instrumentation and control systems (I&Cs) is always one of the most important activities, especially for critical domains like nuclear power plants (NPPs). Intensive use of relatively new technologies like field programmable gate arrays (FPGAs) in I&C which appear in upgrades and in newly built NPPs makes task to develop and validate advanced operating reliability assessment methods that consider specific technology features very topical. Increased integration densities make the reliability of integrated circuits the most crucial point in modern NPP I&Cs. Moreover, FPGAs differ in some significant ways from other integrated circuits: they are shipped as blanks and are very dependent on design configured into them. Furthermore, FPGA design could be changed during planned NPP outage for different reasons. Considering all possible failure modes of FPGA-based NPP I&C at design stage is a quite challenging task. Therefore, operating reliability assessment is one of the most preferable ways to perform comprehensive analysis of FPGA-based NPP I&Cs. This paper summarizes our experience on operating reliability analysis of FPGA based NPP I&Cs.


Author(s):  
Jorge Aisa ◽  
Carlos Javierre ◽  
Javier Castany ◽  
Jose Antonio De la Serna

This paper is focused on 2400 liter waste container design, made by Contenur Espan˜a; using computer aided engineering tools (CAE) and T.I.I.P. team experience, (University of Zaragoza, Spain). The goal was to produce a new plastic container concept, including all its elements, indicating assembly operations and selecting the plastic injection machine required for each part. Final cost should be reduced under other company’s prices. Several requisites were established at the beginning of the design stage: material type, European regulations on the product dimensions and testing procedures, an easy assembly, simple storage and low transport fares.... This work exposes several points of view around the complete design and work steps: feasibility analysis, aesthetical and structural design, detail drawing, injection molding definition, service tests, and final assembly. Methodology followed in this big product is described, collecting several fields’ experience. The final result is shown and four patents recognize this wide technical work.


2021 ◽  
Vol 2130 (1) ◽  
pp. 012031
Author(s):  
W Stryczniewicz ◽  
W Stalewski

Abstract The paper presents a test stand for characterization of a new design of a Pulsed Jet Actuator. The aim of the work was to characterize the performance of the PJA in terms of air parameters in the air supply line and velocity at the PJA outlet. To perform a detailed characterization of the system performance, the test bench comprised: a pressure reductor, a mass flow rate controller, a mass flow rate meter, a pressure sensor, a fast pressure sensor, a flow temperature sensor and a Constant Temperature Anemometer. The PJA was commanded by a real time controller with Field Programmed Gate Array architecture. The experimental results show good agreement with the results of Computational Fluid Dynamics simulations performed at the design stage of the PJA. It has been found that the flow parameters at the PJA nozzle outlet match the design goals. The developed bench testing procedures will be used for silent conditions tests of the PJA system integrated into a leading edge of a wind tunnel model.


Sign in / Sign up

Export Citation Format

Share Document