New Three Dimensional High Density S-SGT Flash Memory Architecture using Self-Aligned Interconnection Fabricating Technology without Photo Lithography Process for Tera Bits and Beyond

2003 ◽  
Author(s):  
Hiroshi Sakuraba ◽  
Kazushi Kinoshita ◽  
Takuji Tanigami ◽  
Takashi Yokoyama ◽  
Shinji Horii ◽  
...  
Author(s):  
Young-Tak Seo ◽  
Dongseok Kwon ◽  
Yoohyun Noh ◽  
Soochang Lee ◽  
Min-Kyu Park ◽  
...  

2012 ◽  
Vol E95.C (5) ◽  
pp. 837-841 ◽  
Author(s):  
Se Hwan PARK ◽  
Yoon KIM ◽  
Wandong KIM ◽  
Joo Yun SEO ◽  
Hyungjin KIM ◽  
...  

2021 ◽  
Vol 126 (2) ◽  
Author(s):  
D. T. Casey ◽  
B. J. MacGowan ◽  
J. D. Sater ◽  
A. B. Zylstra ◽  
O. L. Landen ◽  
...  

2021 ◽  
Author(s):  
Liang Shi ◽  
Longfei Luo ◽  
Yina Lv ◽  
Shicheng Li ◽  
Changlong Li ◽  
...  
Keyword(s):  
Low Cost ◽  

Metals ◽  
2021 ◽  
Vol 11 (10) ◽  
pp. 1664
Author(s):  
Do Hoon Cho ◽  
Seong Min Seo ◽  
Jang Baeg Kim ◽  
Sri Harini Rajendran ◽  
Jae Pil Jung

With the continuous miniaturization of electronic devices and the upcoming new technologies such as Artificial Intelligence (AI), Internet of Things (IoT), fifth-generation cellular networks (5G), etc., the electronics industry is achieving high-speed, high-performance, and high-density electronic packaging. Three-dimensional (3D) Si-chip stacking using through-Si-via (TSV) and solder bumping processes are the key interconnection technologies that satisfy the former requirements and receive the most attention from the electronic industries. This review mainly includes two directions to get a precise understanding, such as the TSV filling and solder bumping, and explores their reliability aspects. TSV filling addresses the DRIE (deep reactive ion etching) process, including the coating of functional layers on the TSV wall such as an insulating layer, adhesion layer, and seed layer, and TSV filling with molten solder. Solder bumping processes such as electroplating, solder ball bumping, paste printing, and solder injection on a Cu pillar are discussed. In the reliability part for TSV and solder bumping, the fabrication defects, internal stresses, intermetallic compounds, and shear strength are reviewed. These studies aimed to achieve a robust 3D integration technology effectively for future high-density electronics packaging.


Sign in / Sign up

Export Citation Format

Share Document