Modeling of gate leakage in cylindrical gate-all-around transistors

Author(s):  
Ravi Solanki ◽  
Saniya Minase ◽  
Ashutosh Mahajan ◽  
Rajendra Patrikar
Keyword(s):  
Author(s):  
Tsung-Te Li ◽  
Chao-Chi Wu ◽  
Jung-Hsiang Chuang ◽  
Jon C. Lee

Abstract This article describes the electrical and physical analysis of gate leakage in nanometer transistors using conducting atomic force microscopy (C-AFM), nano-probing, transmission electron microscopy (TEM), and chemical decoration on simulated overstressed devices. A failure analysis case study involving a soft single bit failure is detailed. Following the nano-probing analysis, TEM cross sectioning of this failing device was performed. A voltage bias was applied to exaggerate the gate leakage site. Following this deliberate voltage overstress, a solution of boiling 10%wt KOH was used to etch decorate the gate leakage site followed by SEM inspection. Different transistor leakage behaviors can be identified with nano-probing measurements and then compared with simulation data for increased confidence in the failure analysis result. Nano-probing can be used to apply voltage stress on a transistor or a leakage path to worsen the weak point and then observe the leakage site easier.


Author(s):  
Clifford Howard ◽  
Sam Subramanian ◽  
Kent Erington ◽  
Randall Mulder ◽  
Yuk Tsang ◽  
...  

Abstract Advanced technologies with higher gate leakage due to oxide tunneling current enable detection of high resistance faults to gate nodes using a straight forward resistance measurement.


Author(s):  
Dimple Kochar ◽  
Tarun Samadder ◽  
Subhadeep Mukhopadhyay ◽  
Souvik Mahapatra
Keyword(s):  

2014 ◽  
Vol 42 (12) ◽  
pp. 3712-3715 ◽  
Author(s):  
Shea-Jue Wang ◽  
Mu-Chun Wang ◽  
Win-Der Lee ◽  
Jie-Min Yang ◽  
L. S. Huang ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document