Plasma Damage Impact in 0.25 um Dual-Gate Technology

Author(s):  
G. Ghidini ◽  
F. Pellizzer ◽  
N. Galbiati ◽  
D. Brazzelli ◽  
D. Peschiaroli ◽  
...  
1993 ◽  
Vol 3 (9) ◽  
pp. 1719-1728
Author(s):  
P. Dollfus ◽  
P. Hesto ◽  
S. Galdin ◽  
C. Brisset

Author(s):  
Cheng-Piao Lin ◽  
Chin-Hsin Tang ◽  
Cheng-Hsu Wu ◽  
Cheng-Chun Ting

Abstract This paper analyzes several SRAM failures using nano-probing technique. Three SRAM single bit failures with different kinds of Gox breakdown defects analyzed are gross function single bit failure, data retention single bit failure, and special data retention single bit failure. The electrical characteristics of discrete 6T-SRAM cells with soft breakdown are discussed and correlated to evidences obtained from physical analysis. The paper also verifies many previously published simulation data. It utilizes a 6T-SRAM vehicle consisting of a large number of SRAM cells fabricated by deep sub-micron, dual gate, and copper metallization processes. The data obtained from this paper indicates that Gox breakdown location within NMOS pull-down device has larger a impact on SRAM stability than magnitude of gate leakage current, which agrees with previously published simulation data.


Author(s):  
D-J Kim ◽  
I-G Kim ◽  
J-Y Noh ◽  
H-J Lee ◽  
S-H Park ◽  
...  

Abstract As DRAM technology extends into 12-inch diameter wafer processing, plasma-induced wafer charging is a serious problem in DRAM volume manufacture. There are currently no comprehensive reports on the potential impact of plasma damage on high density DRAM reliability. In this paper, the possible effects of floating potential at the source/drain junction of cell transistor during high-field charge injection are reported, and regarded as high-priority issues to further understand charging damage during the metal pad etching. The degradation of block edge dynamic retention time during high temperature stress, not consistent with typical reliability degradation model, is analyzed. Additionally, in order to meet the satisfactory reliability level in volume manufacture of high density DRAM technology, the paper provides the guidelines with respect to plasma damage. Unlike conventional model as gate antenna effect, the cell junction damage by the exposure of dummy BL pad to plasma, was revealed as root cause.


1971 ◽  
Vol 7 (22) ◽  
pp. 661 ◽  
Author(s):  
J.A. Turner ◽  
A.J. Waller ◽  
E. Kelly ◽  
D. Parker

2005 ◽  
Author(s):  
D.C.H. Yu ◽  
K.H. Lee ◽  
A. Kornblit ◽  
C.C. Fu ◽  
R.H. Yan ◽  
...  
Keyword(s):  

Author(s):  
Chunsheng Chen ◽  
Yongli He ◽  
Li Zhu ◽  
Ying Zhu ◽  
Yi Shi ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document