Low Cost Built in Self Test for Public Key Crypto Cores

Author(s):  
Duško Karaklajic ◽  
Miroslav Kneževic ◽  
Ingrid Verbauwhede
2013 ◽  
Vol 194 ◽  
pp. 8-15 ◽  
Author(s):  
O. Legendre ◽  
H. Bertin ◽  
H. Mathias ◽  
S. Megherbi ◽  
J. Juillard ◽  
...  

2022 ◽  
Vol 18 (1) ◽  
pp. 1-37
Author(s):  
Arjun Chaudhuri ◽  
Sanmitra Banerjee ◽  
Jinwoo Kim ◽  
Heechun Park ◽  
Bon Woong Ku ◽  
...  

Monolithic 3D (M3D) integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method that requires only two test patterns to detect opens, stuck-at faults, and bridging faults (shorts) in ILVs. We also propose an extended BIST architecture for fault detection, called Dual-BIST, to guarantee zero ILV fault masking due to single BIST faults and negligible ILV fault masking due to multiple BIST faults. We analyze the impact of coupling between adjacent ILVs arranged in a 1D array in block-level partitioned designs. Based on this analysis, we present a novel test architecture called Shared-BIST with the added functionality of localizing single and multiple faults, including coupling-induced faults. We introduce a systematic clustering-based method for designing and integrating a delay bank with the Shared-BIST architecture for testing small-delay defects in ILVs with minimal yield loss. Simulation results for four two-tier M3D benchmark designs highlight the effectiveness of the proposed BIST framework.


2010 ◽  
Vol 7 (2) ◽  
pp. 69 ◽  
Author(s):  
A. Ahmad ◽  
D. Al-Abri

 This paper presents a realistic test approach suitable to Design For Testability (DFT) and Built- In Self Test (BIST) environments. The approach is culminated in the form of a test simulator which is capable of providing a required goal of test for the System Under Test (SUT). The simulator uses the approach of fault diagnostics with fault grading procedure to provide the tests. The tool is developed on a common PC platform and hence no special software is required. Thereby, it is a low cost tool and hence economical. The tool is very much suitable for determining realistic test sequences for a targeted goal of testing for any SUT. The developed tool incorporates a flexible Graphical User Interface (GUI) procedure and can be operated without any special programming skill. The tool is debugged and tested with the results of many bench mark circuits. Further, this developed tool can be utilized for educational purposes for many courses such as fault-tolerant computing, fault diagnosis, digital electronics, and safe - reliable - testable digital logic designs. 


2014 ◽  
Vol 11 (10) ◽  
pp. 20140247-20140247 ◽  
Author(s):  
Lanhua Xia ◽  
Jianhui Wu ◽  
Zhikuang Cai ◽  
Meng Zhang ◽  
Xincun Ji

2011 ◽  
Vol 25 ◽  
pp. 1289-1292 ◽  
Author(s):  
O. Legendre ◽  
H. Bertin ◽  
O. Garel ◽  
H. Mathias ◽  
S. Megherbi ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document