A Nonvolatile Sense Amplifier Flip-Flop Using Programmable Metallization Cells

Author(s):  
Debayan Mahalanabis ◽  
Vineeth Bharadwaj ◽  
Hugh J. Barnaby ◽  
Sarma Vrudhula ◽  
Michael N. Kozicki
2013 ◽  
Vol 58 (5) ◽  
pp. 47-52 ◽  
Author(s):  
M. N. Kozicki ◽  
P. Dandamudi ◽  
H. J. Barnaby ◽  
Y. Gonzalez-Velo

2004 ◽  
Vol 51 (6) ◽  
pp. 3811-3815 ◽  
Author(s):  
Weizhong Wang ◽  
Haiyan Gong
Keyword(s):  

Author(s):  
Zhengfeng Huang ◽  
Zian Su ◽  
Tianming Ni ◽  
Qi Xu ◽  
Haochen Qi ◽  
...  

As the demand for low-power and high-speed logic circuits increases, the design of differential flip-flops based on sense-amplifier (SAFF), which have excellent power and speed characteristics, has become more and more popular. Conventional SAFF (Con SAFF) and improved SAFF designs focus more on the improvement of speed and power consumption, but ignore their Single-Event-Upset (SEU) sensitivity. In fact, SAFF is more susceptible to particle impacts due to the small voltage swing required for differential input in the master stage. Based on the SEU vulnerability of SAFF, this paper proposes a novel scheme, namely cross-layer Dual Modular Redundancy (DMR), to improve the robustness of SAFF. That is, unit-level DMR technology is performed in the master stage, while transistor-level stacking technology is used in the slave stage. This scheme can be applied to some current typical SAFF designs, such as Con SAFF, Strollo SAFF, Ahmadi SAFF, Jeong SAFF, etc. Detailed HSPICE simulation results demonstrate that hardened SAFF designs can not only fully tolerate the Single Node Upset of sensitive nodes, but also partially tolerate the Double Node Upset caused by charge sharing. Besides, compared with the conventional DMR hardened scheme, the proposed cross-layer DMR hardened scheme not only has the same fault-tolerant characteristics, but also greatly reduces the delay, area and power consumption.


2015 ◽  
Vol 51 (1) ◽  
pp. 20-21 ◽  
Author(s):  
Jin‐Fa Lin ◽  
Yin‐Tsung Hwang ◽  
Chen‐Syuan Wong ◽  
Ming‐Hwa Sheu

A CMOS Implementation of Time amplifier (TA) based Bang-Bang Phase Frequency Detector (BBPFD) using Sense amplifier based flip flop (SAFF) is presented in this paper using 0.18μm CMOS technology. A time amplifier based on feedback output generator concept is utilized in minimizing the metastability and increasing the gain of TA which in turn boosts the gain of Phase Frequency Detector (PFD). Also, a modified SAFF was built in CMOS 0.18μm technology at 1.8V which further reduces the hysteresis and metastability aspect related to PFD. The proposed PFD works at a maximum frequency of 4GHz consuming 0.46mW of power with no dead zone.


Sign in / Sign up

Export Citation Format

Share Document