Terahertz Frequency Quadrupler Based on a 2×2 Single-chip GaAs Monolithic Integration

Author(s):  
Wei Kou ◽  
Hongji Zhou ◽  
Shixiong Liang ◽  
Yaxin Zhang ◽  
Sen Gong ◽  
...  
Proceedings ◽  
2018 ◽  
Vol 2 (13) ◽  
pp. 1512 ◽  
Author(s):  
Marcos Duque ◽  
Edgardo Leon-Salguero ◽  
Jordi Sacristán ◽  
Jaume Esteve ◽  
Gonzalo Murillo

One of the main difficulties for a global implantation of the Internet of Things (IoT) is the energy dependence of the nodes, limited by the battery’s lifetime. Energy harvesting seems to be a promising solution to provide energy autonomy to IoT nodes. Power management circuits are needed to collect and store the charges scavenged form the ambient sources. In addition, this circuit needs to adapt the output voltage to power the wireless sensor node. Because of the typical heterogeneity of the system, the cost and difficulties associated to the encapsulation of the CMOS chip and the energy harvester can be important. They could be reduced by using a monolithic integration of both parts in a single chip or package. In this work, we propose a fully monolithically integrated system comprised by a power management circuit, a piezoelectric microgenerator and a storage capacitor. With this solution, which combines MEMS and CMOS technologies, we pave the way to the future development of autonomous smart dust.


MRS Bulletin ◽  
1997 ◽  
Vol 22 (10) ◽  
pp. 19-27 ◽  
Author(s):  
Wei William Lee ◽  
Paul S. Ho

Continuing improvement of microprocessor performance historically involves a decrease in the device size. This allows greater device speed, an increase in device packing density, and an increase in the number of functions that can reside on a single chip. However higher packing density requires a much larger increase in the number of interconnects. This has led to an increase in the number of wiring levels and a reduction in the wiring pitch (sum of the metal line width and the spacing between the metal lines) to increase the wiring density. The problem with this approach is that—as device dimensions shrink to less than 0.25 μm (transistor gate length)—propagation delay, crosstalk noise, and power dissipation due to resistance-capacitance (RC) coupling become significant due to increased wiring capacitance, especially interline capacitance between the metal lines on the same metal level. The smaller line dimensions increase the resistivity (R) of the metal lines, and the narrower interline spacing increases the capacitance (C) between the lines. Thus although the speed of the device will increase as the feature size decreases, the interconnect delay becomes the major fraction of the total delay and limits improvement in device performance.To address these problems, new materials for use as metal lines and interlayer dielectrics (ILD) as well as alternative architectures have been proposed to replace the current Al(Cu) and SiO2 interconnect technology.


2015 ◽  
Vol 74 (19) ◽  
pp. 1767-1776 ◽  
Author(s):  
V. I. Bezborodov ◽  
O.S. Kosiak ◽  
Ye. M. Kuleshov ◽  
V. V. Yachin

2017 ◽  
Vol 76 (10) ◽  
pp. 929-940 ◽  
Author(s):  
Yu. S. Kovshov ◽  
S. S. Ponomarenko ◽  
S. A. Kishko ◽  
A. A. Likhachev ◽  
S. A. Vlasenko ◽  
...  

2008 ◽  
Vol 67 (13) ◽  
pp. 1207-1215 ◽  
Author(s):  
V. K. Kiselyov ◽  
M. S. Yanovsky ◽  
V. I. Bezborodov ◽  
Ye. M. Kuleshov

Author(s):  
Hiroto Sekiguchi ◽  
Hiroki Yasunaga ◽  
Kazuaki Tsuchiyama ◽  
Keisuke Yamane ◽  
Hiroshi Okada ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document