A 5.5-GHz 1-mW Full-Modulus-Range Programmable Frequency Divider in 90-nm CMOS Process

2011 ◽  
Vol 58 (9) ◽  
pp. 550-554 ◽  
Author(s):  
Chi-Sheng Lin ◽  
Ting-Hsu Chien ◽  
Chin-Long Wey
2011 ◽  
Vol 341-342 ◽  
pp. 623-628
Author(s):  
Zhong Shan Chen ◽  
Yan Tu ◽  
Liang Feng

The design of a high speed programmable frequency divider for fractional-N frequency synthesizer is presented. The programmable divider consists of a divide-by-4/5 dual-modulus prescaler, a 5-bit programmable counter, and a 2-bit swallow counter. A new scheme of reload operation is adopted to reduce the propagation delay of the critical path. The triggering signal for the two counters is selected carefully to mitigate the timing requirement of the mode control signal. The divider is designed in 0.18 um CMOS process. Its division ratio (DR) covers the range from 12 to 127. Post-layout simulations show it can work up to 5 GHz under 1.8 V power supply, while consuming only 9 mW and occupying an area of about 0.06 mm2.


Sensors ◽  
2021 ◽  
Vol 21 (20) ◽  
pp. 6824
Author(s):  
Jae-Soub Han ◽  
Tae-Hyeok Eom ◽  
Seong-Wook Choi ◽  
Kiho Seong ◽  
Dong-Hyun Yoon ◽  
...  

Sampling-based PLLs have become a new research trend due to the possibility of removing the frequency divider (FDIV) from the feedback path, where the FDIV increases the contribution of in-band noise by the factor of dividing ratio square (N2). Between two possible sampling methods, sub-sampling and reference-sampling, the latter provides a relatively wide locking range, as the slower input reference signal is sampled with the faster VCO output signal. However, removal of FDIV makes the PLL not feasible to implement fractional-N operation based on varying divider ratios through random sequence generators, such as a Delta-Sigma-Modulator (DSM). To address the above design challenges, we propose a reference-sampling-based calibration-free fractional-N PLL (RSFPLL) with a phase-interpolator-linked sampling clock generator (PSCG). The proposed RSFPLL achieves fractional-N operations through phase-interpolator (PI)-based multi-phase generation instead of a typical frequency divider or digital-to-time converter (DTC). In addition, to alleviate the power burden arising from VCO-rated sampling, a flexible mask window generation method has been used that only passes a few sampling clocks near the point of interest. The prototype PLL system is designed with a 65 nm CMOS process with a chip size of 0.42 mm2. It achieves 322 fs rms jitter, −240.7 dB figure-of-merit (FoM), and −44.06 dBc fractional spurs with 8.17 mW power consumption.


2009 ◽  
Vol 45 (20) ◽  
pp. 1017 ◽  
Author(s):  
S.Y. Wang ◽  
X.L. Wu ◽  
J.H. Wu ◽  
M. Zhang

2010 ◽  
Vol 63 (3) ◽  
pp. 509-514 ◽  
Author(s):  
Shengyang Wang ◽  
Jianhui Wu ◽  
Meng Zhang ◽  
Fuqing Huang ◽  
Ling Tang ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document