The impact of high-k gate dielectric on Junctionless Vertical Double Gate MOSFET

2018 ◽  
Vol 6 (6) ◽  
pp. 1475-1478
Author(s):  
Jagdeep Rahul
2013 ◽  
Vol 685 ◽  
pp. 185-190
Author(s):  
Slimani Samia ◽  
Djellouli Bouaza

In spite of progress in silicon technology, the end of Mosfet scaling can be anticipated for the year 2015 so the introduction of high permittivity gate dielectric is the envisaged solution to reduce the current leakage that drives up power consumption. In this paper we investigate the impact of different gate length on SOI double gate MOSFET when SiO2 is replaced by ZrO2 as the gate dielectric using Nextnano Simulator. The impact of the quantum effects also observed on performance parameters of the DG-MOSFET such as on current, off current, drain induced barrier lowering, and sub-threshold. It is observed that less EOT with high permittivity reduces the tunnel current and serves to maintain high drive current.


2001 ◽  
Vol 670 ◽  
Author(s):  
Avinash Agarwal ◽  
Michael Freiler ◽  
Pat Lysaght ◽  
Loyd Perrymore ◽  
Renate Bergmann ◽  
...  

ABSTRACTZrO2 and HfO2 and their alloys with SiO2 are currently among the leading high-k materials for replacing SiOxNy as the gate dielectric for the sub-100 nm technology nodes. International SEMATECH (ISMT) is currently investigating integration issues associated with this required change in materials. Our work has focused on the integration of ALCVD deposited ZrO2 and HfO2 with an industry standard conventional MOSFET process flow with poly-Si electrode. Since the impact of contamination by these new high-k materials introduced in a production fab has not yet been established, it becomes very critical to prevent cross- contamination through the process tools in the fab. A baseline study was completed within ISMT's fab and appropriate protocols for handling high-k materials have been established. The integrated high-k gate stack in a conventional transistor flow should not only meet all the performance requirements of scaled transistors, but the gate dielectric film should be able withstand high-temperature anneal steps. Reactions between ZrO2 and Si have been observed at temperatures as low as 560°C (during the amorphous Si deposition process). Various wet chemistries were also evaluated for removing the high-k film inadvertently deposited on wafer backside, and it was found that ZrO2 etches at extremely slow rates in the majority of the common wet etch chemistries available in a fab. A new hot HF based process was found to be successful in lowering Zr contamination on the wafer backside to as low as 1.8 E10 atoms/cm2. The patterning of a high-k gate stack with poly-Si electrode is another area that required considerable focus. Various dry (plasma) etch and wet etch chemistries were evaluated for etching ZrO2 using both blanket films as well as wafers with patterned poly-Si gate over the high-k films. On the full CMOS flow device wafers, most of these wet chemistries resulted in severe pitting in the ZrO2 film remaining over the source/drain (S/D) areas, as well as in the Si substrate and the field oxide. A poly-Si gate over ZrO2 gate dielectric film was successfully patterned using the standard poly-Si gate etch (Cl2/HBr) for the main etch, followed by a combination of HF and H2SO4 clean for removing all of the ZrO2 remaining over the S/D area. This allowed the fabrication of low-resistance contacts to transistor S/D areas, which ultimately resulted in demonstration of functional transistors with high-k gate dielectric films.


2007 ◽  
Vol 51 (11-12) ◽  
pp. 1500-1507 ◽  
Author(s):  
Kathy Boucart ◽  
Adrian Mihai Ionescu

2013 ◽  
Vol 13 (1) ◽  
pp. 307-312 ◽  
Author(s):  
Morteza Charmi ◽  
Hamid R. Mashayekhi ◽  
Ali A. Orouji

2019 ◽  
Vol 3 (3) ◽  
pp. 49-56 ◽  
Author(s):  
Maria M. De Souza ◽  
Samuel Atarah ◽  
J. Peterson ◽  
Gennadi Bersuker ◽  
G. Brown ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document