address mapping
Recently Published Documents


TOTAL DOCUMENTS

99
(FIVE YEARS 15)

H-INDEX

10
(FIVE YEARS 1)

Author(s):  
S. Bediroglu ◽  
V. Yıldırım

Abstract. Most commonly used detail type in 3D city modelling is building layer. One of the most important distinguishing point of buildings is independent sections. When the independent sections are examined in the context of Urban Information System (UIS), they have a multi-layered structure with their own characteristics. In address management processes, definition of the area belonging to a person, family or organization is realized through independent sections of buildings. In this study, it is aimed to model one the most important components of city objects such as building independent sections and road networks with GIS-based 3D modelling techniques. According to the results obtained from literature studies, answers were researched to the questions of what should be workflow of producing 3D models in the system and what should be in ideal 3D GIS database. Buildings and building independent sections were geocoded to provide some additional innovations to address mapping methods. Procedural modelling method was preferred as a GIS-based 3D modelling technique. Created models enable both the visualization of address data and their transfer to the 3D environment, as well as navigation. It provides some practical information. The designed system has been tested practically in Trabzon city.


Electronics ◽  
2021 ◽  
Vol 10 (4) ◽  
pp. 438
Author(s):  
Rongshan Wei ◽  
Chenjia Li ◽  
Chuandong Chen ◽  
Guangyu Sun ◽  
Minghua He

Special accelerator architecture has achieved great success in processor architecture, and it is trending in computer architecture development. However, as the memory access pattern of an accelerator is relatively complicated, the memory access performance is relatively poor, limiting the overall performance improvement of hardware accelerators. Moreover, memory controllers for hardware accelerators have been scarcely researched. We consider that a special accelerator memory controller is essential for improving the memory access performance. To this end, we propose a dynamic random access memory (DRAM) memory controller called NNAMC for neural network accelerators, which monitors the memory access stream of an accelerator and transfers it to the optimal address mapping scheme bank based on the memory access characteristics. NNAMC includes a stream access prediction unit (SAPU) that analyzes the type of data stream accessed by the accelerator via hardware, and designs the address mapping for different banks using a bank partitioning model (BPM). The image mapping method and hardware architecture were analyzed in a practical neural network accelerator. In the experiment, NNAMC achieved significantly lower access latency of the hardware accelerator than the competing address mapping schemes, increased the row buffer hit ratio by 13.68% on average (up to 26.17%), reduced the system access latency by 26.3% on average (up to 37.68%), and lowered the hardware cost. In addition, we also confirmed that NNAMC efficiently adapted to different network parameters.


IEEE Access ◽  
2021 ◽  
pp. 1-1
Author(s):  
Reza Gholami Taghizadeh ◽  
Mohammadreza Binesh Marvasti ◽  
Seyyed Amir Asghari ◽  
Ramin Gholami Taghizadeh ◽  
Morteza Nabavi ◽  
...  

Sensors ◽  
2020 ◽  
Vol 21 (1) ◽  
pp. 38
Author(s):  
Younchan Jung ◽  
Ronnel Agulto

The advantage of using the Network Address Translation device is that the internal IP address, which makes the IP address space of Internet of Things (IoT) devices expanded, is invisible from the outside and safe from external attacks. However, the use of these private IPv4 addresses poses traversal problems, especially for the mobile IoTs to operate peer-to-peer applications. An alternative solution is to use IPv6 technologies for future IoT devices. However, IPv6 package, including IPSec, is too complex to apply to the IoT device because it is a technology developed for the user terminal with enough computing power. This paper proposes a gatekeeper to enable the real IP addresses of IoTs inside the same subnetwork to be not explicitly addressable and visible from outside of the gatekeeper. Each IoT device publishes its virtual IP address via the Registrar Server or Domain Name System (DNS) with which the gatekeeper shares the address mapping information. While the gatekeeper maintains the mapping information for the local IoT devices, the registration server or DNS has global address mapping information so that any peer can reach the mapping information. All incoming and outgoing packets must pass through the gatekeeper responsible for the address conversion and security checks for them from the entrance. This paper aims to apply our gatekeeper system to a platform of self-driving cars that allows surrounding IoT cameras and autonomous vehicles to communicate with each other securely, safely, and rapidly. So, this paper finally analyzes improvement effects on latency to show that our gatekeeper system guarantees the latency goal of 20 ms under the environment of 5G links.


2020 ◽  
Vol 67 (7) ◽  
pp. 1443-1451
Author(s):  
Xun Wang ◽  
Lili Ding ◽  
Yinhong Luo ◽  
Wei Chen ◽  
Fengqi Zhang ◽  
...  

Author(s):  
Van Dai Tran ◽  
Dong-Joo Park Park

In recent years, flash memory has become more widely used due to its advantages, such as fast data access, low power consumption, and high mobility. However, flash memory also has drawbacks that need to be overcome, such as erase-before-write, and the limitations of block deletion. In order to address this issue, the FTL (Flash Translation Layer) has been proposed with useful functionalities like address mapping, garbage collection, and wear-leveling. During the process of using, the data may be lost on power failure in the storage systems. In some systems, the data is very important. Thus recovery of data in the event of the system crash or a sudden power outage is of prime importance. This problem has attracted attention from researchers and many studies have been done. In this paper, we investigate previous studies on data recovery for flash memory from FTL processing solutions to PLR (Power Loss Recovery) solutions that have been proposed by authors in the conference proceeding, patents, or professional journals. This will provide a discussion of the proposed solutions to the data recovery in flash memory as well as an overview.


Sign in / Sign up

Export Citation Format

Share Document