parallel prefix
Recently Published Documents


TOTAL DOCUMENTS

317
(FIVE YEARS 76)

H-INDEX

17
(FIVE YEARS 2)

2021 ◽  
Author(s):  
Rajarshi Roy ◽  
Jonathan Raiman ◽  
Neel Kant ◽  
Ilyas Elkin ◽  
Robert Kirby ◽  
...  

2021 ◽  
Vol 50 (7) ◽  
pp. 491-498
Author(s):  
A. N. Yakunin ◽  
Aung Myo San ◽  
Han Myo Htun

2021 ◽  
Vol 11 (4) ◽  
pp. 45
Author(s):  
John Reuben

Computational methods in memory array are being researched in many emerging memory technologies to conquer the ‘von Neumann bottleneck’. Resistive RAM (ReRAM) is a non-volatile memory, which supports Boolean logic operation, and adders can be implemented as a sequence of Boolean operations in the memory. While many in-memory adders have recently been proposed, their latency is exorbitant for increasing bit-width (O(n)). Decades of research in computer arithmetic have proven parallel-prefix technique to be the fastest addition technique in conventional CMOS-based binary adders. This work endeavors to move parallel-prefix addition to the memory array to significantly minimize the latency of in-memory addition. Majority logic was chosen as the fundamental logic primitive and parallel-prefix adders synthesized in majority logic were mapped to the memory array using the proposed algorithm. The proposed algorithm can be used to map any parallel-prefix adder to a memory array and mapping is performed in such a way that the latency of addition is minimized. The proposed algorithm enables addition in O(log(n)) latency in the memory array.


Author(s):  
K Srivalli ◽  
Medha G H ◽  
Meghna K P ◽  
Mohan Kumar A ◽  
Darshan Halliyavar

Adders play a vital role in the design of a digital system using VLSI (Very Large Scale Integration) technique. Adders are the basic building block of ALU (Arithmetic Logic Unit) which is an important component of a processor. In this paper we are comparing and analyzing the performance parameters of basic adders like Ripple Carry Adder, Carry Select Adder, Carry Look Ahead Adder, Parallel Prefix Adder along with sparse adder. The above mentioned adders are implemented using 90nm technology in Xilinx ISE 14.7 Suite.


Sign in / Sign up

Export Citation Format

Share Document