Temperature dependent compact modeling of gate tunneling leakage current in double gate MOSFETs

2013 ◽  
Vol 81 ◽  
pp. 124-129 ◽  
Author(s):  
Ghader Darbandy ◽  
Jasmin Aghassi ◽  
Josef Sedlmeir ◽  
Udit Monga ◽  
Ivan Garduño ◽  
...  
2010 ◽  
Vol 41 (10) ◽  
pp. 688-692 ◽  
Author(s):  
Wei Wang ◽  
Huaxin Lu ◽  
Jooyoung Song ◽  
Shih-Hsien Lo ◽  
Yuan Taur

2003 ◽  
Vol 50 (12) ◽  
pp. 2579-2581 ◽  
Author(s):  
Chang-Hoon Choi ◽  
Zhiping Yu ◽  
R.W. Dutton

2019 ◽  
Vol 153 ◽  
pp. 59-66 ◽  
Author(s):  
Kai Matsuura ◽  
Yuta Tanimoto ◽  
Atsushi Saito ◽  
Yosuke Miyaoku ◽  
Takeshi Mizoguchi ◽  
...  

Author(s):  
Ameer F. Roslan ◽  
F. Salehuddin ◽  
A.S. M.Zain ◽  
K.E. Kaharudin ◽  
H. Hazura ◽  
...  

<p>This paper presents an investigation on properties of Double Gate FinFET (DGFinFET) and impact of physical properties of FinFET towards short channel effects (SCEs) for 30 nm device, where depletion-layer widths of the source-drain corresponds to the channel length aside from constant fin height (HFIN) and the fin thickness (TFIN). Virtual fabrication process of 3-dimensional (3D) design is applied throughout the study and its electrical characterization is employed and substantial is shown towards the FinFET design whereby in terms of the ratio of drive current against the leakage current (ION/IOFF ratio) at 563138.35 compared to prediction made by the International Technology Roadmap Semiconductor (ITRS) 2013. Conclusively, the incremental in ratio has fulfilled the desired in incremental on the drive current as well as reductions of the leakage current. Threshold voltage (VTH) meanwhile has also achieved the nominal requirement predicted by the International Technology Roadmap Semiconductor (ITRS) 2013 for which is at 0.676±12.7% V. The ION , IOFF and VTH obtained from the device has proved to meet the minimum requirement by ITRS 2013 for low performance Multi-Gate technology.</p>


Sign in / Sign up

Export Citation Format

Share Document