A new two-dimensional short channel model for the drain current-voltage characteristics of a fully depleted SOI (silicon-on-insulator) MOSFET

1995 ◽  
Vol 79 (3) ◽  
pp. 293-301 ◽  
Author(s):  
VANEETA AGGARWAL ◽  
R. S. GUPTA
2015 ◽  
Vol 118 (18) ◽  
pp. 184504 ◽  
Author(s):  
C. Navarro ◽  
M. Bawedin ◽  
F. Andrieu ◽  
B. Sagnes ◽  
F. Martinez ◽  
...  

1991 ◽  
Vol 34 (6) ◽  
pp. 553-558
Author(s):  
F. Caldararu ◽  
M. Caldararu ◽  
S. Nan ◽  
D. Nicolaescu ◽  
S. Vasile

2019 ◽  
Vol 2019 ◽  
pp. 1-12 ◽  
Author(s):  
Anjali Priya ◽  
Nilesh Anand Srivastava ◽  
Ram Awadh Mishra

In this paper, a comparative analysis of nanoscaled triple metal gate (TMG) recessed-source/drain (Re-S/D) fully depleted silicon-on-insulator (FD SOI) MOSFET has been presented for the design of the pseudo-NMOS inverter in the nanometer regime. For this, firstly, an analytical modeling of threshold voltage has been proposed in order to investigate the short channel immunity of the studied device and also verified against simulation results. In this structure, the novel concept of backchannel inversion has been utilized for the study of device performance. The threshold voltage has been analyzed by varying the parameters of the device like the ratio of metal gate length and the recessed-source/drain thickness for TMG Re-S/D SOI MOSFET. Drain-induced barrier lowering (DIBL) has also been explored in terms of recessed-source/drain thickness and the metal gate length ratio to examine short channel effects (SCEs). For the exact estimation of results, the comparison of the existing multimetal gate structures with TMG Re-S/D SOI MOSFET has also been taken under study in terms of electrostatic performance, i.e., threshold voltage, subthreshold slope, and on-off current ratio. These structures are investigated with the TCAD numerical simulator from Silvaco ATLAS. Furthermore, for the first time, TMG Re-S/D FD SOI MOSFET-based pseudo-NMOS inverter has been designed to observe the device performance at circuit levels. It has been found that the device offers high noise immunity with optimum switching characteristics, and the propagation delay of the studied circuit is recorded as 0.43 ps.


NANO ◽  
2010 ◽  
Vol 05 (03) ◽  
pp. 161-165 ◽  
Author(s):  
A. BENFDILA ◽  
S. ABBAS ◽  
R. IZQUIERDO ◽  
R. TALMAT ◽  
A. VASEASHTA

Electronic devices based on carbon nanotubes (CNTs) show potential for circuit miniaturization due to their superior electrical characteristics and reduced dimensionality. The CNT field effect transistors (CNFETs) offer breakthrough in miniaturization of various electronic circuits. Investigation of ballistic transport governing the operation of CNFETs is essential for understanding the device's functional behavior. This investigation is focused on a study of current–voltage characteristics of device behavior in hard saturation region. The investigation utilizes a set of current–voltage characteristics obtained on typical devices. This work is an extension of our earlier work describing application of our approach to Si -MOSFET behavior in the saturation region.


1989 ◽  
Vol 163 ◽  
Author(s):  
K. Das

AbstractCurrent-voltage characteristics of Au contacts formed on buried implanted oxide silicon-on-insulator structures and molecular beam epitaxially grown GaAs on (1012) sapphire and silicon-on-sapphire substrates indicate that the dominant transport mechanism in these films is space-charge-limited current conduction in the presence of deep-level states. The deep-level parameters, determined using an analysis of the current-voltage characteristics, appear to be sensitive to the nature of crystallographic defects present in the grown layers. Conduction in the GaAs film on SOS was dominated by one discrete state located ~ 0.28eV below the conduction band-edge, which is close to the El center uniquely observed in the molecular beam epitaxially grown GaAs-on-Si. Discrete levels are also observed in annealed buried implanted oxide silicon-on-insulator films. In contrast, the GaAs films deposited directly on (1012) sapphire substrates and rapid-thermally annealed high-dose As implanted buried oxide SOI films appear to have a continuous distribution of states. The distributed states in GaAs films deposited directly on sapphire probably arise from the electrical activity of the double-position boundaries present in this material system.


Sign in / Sign up

Export Citation Format

Share Document