Modeling and analysis of defects in through silicon via channel for non-invasive fault isolation

Author(s):  
Daniel H. Jung ◽  
Heegon Kim ◽  
Jonghoon J. Kim ◽  
Sukjin Kim ◽  
Joungho Kim ◽  
...  
Author(s):  
Joohee Kim ◽  
Jonghyun Cho ◽  
Joungho Kim ◽  
Jong-Min Yook ◽  
Jun Chul Kim ◽  
...  

Author(s):  
Joohee Kim ◽  
Jun So Pak ◽  
Jonghyun Cho ◽  
Junho Lee ◽  
Hyungdong Lee ◽  
...  

Author(s):  
Daniel H. Jung ◽  
Jonghyun Cho ◽  
Heegon Kim ◽  
Jonghoon J. Kim ◽  
Hongseok Kim ◽  
...  

2012 ◽  
Vol 2012 (1) ◽  
pp. 000318-000325
Author(s):  
Kaushal Kannan ◽  
Sarma G. Harihara ◽  
Sukeshwar Kannan

This paper presents the physical level design analysis of 3D stacked memory ICs with Through Silicon Via (TSV) to compute the propagation delay. The difficulties in incorporating TSVs for 3D ICs are that TSV has additional complex parasitics, process based variations, and structure based reliability issues, thus warranting detailed modeling and analysis. TSVs are known to have a MOS structure which has been rigorously studied to evaluate the overall TSV performance and the effect of variable wafer doping profiles has been included in our analysis. Our proposed TSV model provides the IC designer with the yardstick for optimum TSV pitch. Furthermore, our model considers the TSVs to have a variable capacitor which enables frequency selective characteristics based on signal strength and operating frequency. Finally, we have incorporated our model towards optimization of memory array size in 3D stacked DRAMs while taking into account the key factors of TSV delay for a given process node and TSV pitch. This exhaustive analysis would help to choose optimum memory array size while stacking, without degradation in overall 3D Dynamic Random Access Memory (DRAM) performance, and can be effectively used as a primary guideline during memory stacking and layout for optimum bandwidth.


Author(s):  
Stephane Barbeau ◽  
Jesse Alton ◽  
Martin Igarashi

Abstract Electro Optical Terahertz Pulse Reflectometry (EOTPR), a terahertz based Time Domain Reflectometry (TDR) technique, has been evaluated on Flip Chip (FC) and 3D packages. The reduced size and complexity of these new generations of advanced IC products necessitate non-destructive techniques with increased fault isolation accuracy. The minimum accuracy achievable with conventional TDR is approximately 1000μm. Here, we show that EOTPR is able to differentiate all of the critical features in a 3D FC package, such as μC4 and Through Silicon Via (TSV), and is capable of producing distance-to-defect accuracy of less than 20μm, a significant improvement over conventional microwave based TDR techniques.


Author(s):  
Jonghyun Cho ◽  
Eakhwan Song ◽  
Kihyun Yoon ◽  
Jun So Pak ◽  
Joohee Kim ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document