High-speed and low-dark-current flip-chip InAlAs/InAlGaAs quaternary well superlattice APDs with 120 GHz gain-bandwidth product

1993 ◽  
Vol 5 (6) ◽  
pp. 675-677 ◽  
Author(s):  
I. Watanabe ◽  
S. Sugou ◽  
H. Ishikawa ◽  
T. Anan ◽  
K. Makita ◽  
...  
1991 ◽  
Vol 3 (12) ◽  
pp. 1115-1116 ◽  
Author(s):  
Y. Kito ◽  
H. Kuwatsuka ◽  
T. Kumai ◽  
M. Makiuchi ◽  
T. Uchida ◽  
...  

2020 ◽  
Vol 28 (11) ◽  
pp. 16211
Author(s):  
Hui Wang ◽  
Xiaohong Yang ◽  
Rui Wang ◽  
Tingting He ◽  
Kaibao Liu

2016 ◽  
Vol 119 (21) ◽  
pp. 213105 ◽  
Author(s):  
H. Chen ◽  
P. Verheyen ◽  
P. De Heyn ◽  
G. Lepage ◽  
J. De Coster ◽  
...  

2014 ◽  
Vol 2014 (DPC) ◽  
pp. 001643-001669
Author(s):  
Koji Tatsumi ◽  
Kyouhei Mineo ◽  
Takeshi Hatta ◽  
Takuma Katase ◽  
Masayuki Ishikawa ◽  
...  

Solder bumping is one of the key technologies for flip chip connection. Flip chip connection has been moving forward to its further downsizing and higher integration with new technologies, such as Cu pillar, micro bump and Through Silicon Via (TSV). Unlike some methods like solder printing and ball mounting, electroplating is a very promising technology for upcoming finer bump formation. We have been developing SnAg plating chemical while taking technology progress and customers' needs into consideration at the same time. Today, we see more variety of requests including for high speed plating to increase the productivity and also for high density packaging such as narrowing the bump pitch itself and downsizing of the bump diameter. To meet these technical needs, some adjustments of plating chemical will be necessary. This time we developed new plating chemicals to correspond to bump miniaturization. For instance, our new SnAg chemical can control bump morphology while maintaining the high deposition speed. With our new plating chemicals, we can deposit mushroom bumps that grow vertically against the resist surface, also this new chemicals work effectively to prevent short-circuit between mushroom bumps with fine pitch from forming. In addition, we succeeded in developing high speed Cu pillar plating chemicals that can control the surface morphology to create different shapes. We'd like to present our updates on controlling bump morphology for various applications.


2014 ◽  
Vol 2014 (1) ◽  
pp. 000100-000106
Author(s):  
Tom Colosimo ◽  
Horst Clauberg ◽  
Evan Galipeau ◽  
Matthew B. Wasserman ◽  
Michael Schmidt-Lange ◽  
...  

Advancements in electronic packaging performance and cost have historically been driven by higher integration primarily provided by fab shrinks that has followed the well-known Moore's law. However, due to the tremendous and continuously increasing cost of building new fabs, the performance/cost improvements achieved via node shrinks are negated. This leaves packaging innovation as the vehicle to achieve future cost-performance improvements. This has initiated a More-than-Moore idea that has led to vigorous R&D in packaging. Advanced packages which employ ultra-fine pitch flip chip technology for chip-to-substrate, chip-to-chip, or chip-to-interposer for the first level interconnect have been developed as an answer to obtaining higher performance. However, the costs are too high as compared to traditional wire bonding. The status today is that the fundamental technical hurdles of manufacturing the new advanced packages have been solved, but cost reduction and yield improvements have to be addressed for large-scale adoption into high volume manufacturing. In traditional flip chip assembly silicon chips are tacked onto a substrate and then the solder joints are melted and mass reflowed in an oven. This mass reflow technique is troublesome as the pitch of the solder bumps become finer. This is due to the large differences in the thermal expansion coefficient of the die and the substrate, which creates stress at the solder joints and warpage of the package when the die and substrate are heated and cooled together. To mitigate and resolve this issue, thermo-compression bonders have been developed which locally reflow the solder without subjecting the entire substrate to the heating and cooling cycle. This requires that the bondhead undergo heating past the melting point of solder and then cooling down to a low enough temperature to pick the next die from the wafer that is mounted to tape. Machines in the market today can accomplish this temperature cycle in 7 to 15 seconds. This is substantially slower than the standard flip chip process which leads to high cost and is delaying the introduction of these new packages. This paper shows a flip chip bonder with a new heating and cooling concept that will radically improve the productivity of thermo-compression bonding. Data and productivity cycles from this new bond head with heating rates of over 200°C/sec and cooling of faster than 100°C/sec are revealed. Experimental results are shown of exceptional temperature accuracy across the die of 5°C throughout the cycle and better than 3°C at the final heating stage. The high speed thermo-compression bonds are analyzed and the efficacy of the new concept is proven. Excellent temperature uniformity while heating rapidly is an absolute necessity for enabling good solder joints in a fast process. Without good temperature uniformity, additional dwell times need to be incorporated to allow heat to flow to all of the joints, negating any benefits from rapid heating. Whereas the current state-of-that-art is often to program temperature in steps, this bonder can be commanded and accurately follows more complex temperature profiles with great accuracy. Examples of how this profiling can be used to enhance the uniformity and integrity of the joints with non-conductive pastes, film, and without underfill along with the associated productivity improvements will be shown. Tests that show portability across platforms that will lead to set up time and yield improvements and are identified and quantified. Additionally new ideas for materials and equipment development to further enhance productivity and yield are explored.


Sensors ◽  
2019 ◽  
Vol 19 (15) ◽  
pp. 3399 ◽  
Author(s):  
Jheng-Jie Liu ◽  
Wen-Jeng Ho ◽  
June-Yan Chen ◽  
Jian-Nan Lin ◽  
Chi-Jen Teng ◽  
...  

This paper presents a novel front-illuminated InAlAs/InGaAs separate absorption, grading, field-control and multiplication (SAGFM) avalanche photodiodes (APDs) with a mesa-structure for high speed response. The electric fields in the InAlAs-multiplication layer and InGaAs-absorption layer enable high multiplication gain and high-speed response thanks to the thickness and concentration of the field-control and multiplication layers. A mesa active region of 45 micrometers was defined using a bromine-based isotropic wet etching solution. The side walls of the mesa were subjected to sulfur treatment before being coated with a thick polyimide layer to reduce current leakage, while lowering capacitance and increasing response speeds. The breakdown voltage (VBR) of the proposed SAGFM APDs was approximately 32 V. Under reverse bias of 0.9 VBR at room temperature, the proposed device achieved dark current of 31.4 nA, capacitance of 0.19 pF and multiplication gain of 9.8. The 3-dB frequency response was 8.97 GHz and the gain-bandwidth product was 88 GHz. A rise time of 42.0 ps was derived from eye-diagrams at 0.9 VBR. There was notable absence of intersymbol-interference and the signals remained error-free at data-rates of up to 12.5 Gbps.


2003 ◽  
Vol 50 (5) ◽  
pp. 1306-1313 ◽  
Author(s):  
Cha-Shin Lin ◽  
Yun-Chen Chang ◽  
Rong-Hwei Yeh ◽  
Jyh-Wong Hong

Sign in / Sign up

Export Citation Format

Share Document