Behavioral synthesis of high performance, low cost, and low power application specific processors for linear computations

Author(s):  
M. Potkonjak ◽  
M.B. Srivastava
Author(s):  
C. Ortolland ◽  
S. Sahhaf ◽  
V. Srividya ◽  
R. Degraeve ◽  
K. Saino ◽  
...  

2010 ◽  
Vol 63 (1) ◽  
pp. 165-176 ◽  
Author(s):  
Teemu Oskari Pitkänen ◽  
Jarmo Takala

2018 ◽  
Vol 2018 ◽  
pp. 1-6 ◽  
Author(s):  
Sumitra Singar ◽  
N. K. Joshi ◽  
P. K. Ghosh

Dual edge triggered (DET) techniques are most liked choice for the researchers in the field of digital VLSI design because of its high-performance and low-power consumption standard. Dual edge triggered techniques give the similar throughput at half of the clock frequency as compared to the single edge triggered (SET) techniques. Dual edge triggered techniques can reduce the 50% power consumption and increase the total system power savings. The low-power glitch-free novel dual edge triggered flip-flop (DET-FF) design is proposed in this paper. Still now, existing DET-FF designs are constructed by using either C-element circuit or 1P-2N structure or 2P-1N structure, but the proposed novel design is designed by using the combination of C-element circuit and 2P-1N structure. In this design, if any glitch affects one of the structures, then it is nullified by the other structure. To control the input loading, the two circuits are merged to share the transistors connected to the input. In the proposed design, we have used an internal dual feedback structure. The proposed design reduces the delay and power consumption and increases the speed and efficiency of the system.


Sign in / Sign up

Export Citation Format

Share Document