Characteristics of high frequency and high density through silicon vias (TSVs)

Author(s):  
Wang Qidong ◽  
Guo Xueping ◽  
Wang Huijuan ◽  
Dai Fengwei ◽  
Zhou Jing ◽  
...  
2011 ◽  
Vol 19 (7) ◽  
pp. 5993 ◽  
Author(s):  
Yi-Sha Ku ◽  
Kuo Cheng Huang ◽  
Weite Hsu

2012 ◽  
Vol 2012 (1) ◽  
pp. 000239-000243
Author(s):  
Srinidhi Raghavan Narasimhan ◽  
A. Ege Engin

The 3D IC integration technology and silicon interposers rely on through silicon vias (TSVs) for vertical interconnections. Hence, the medium carrying high frequency signals is lossy silicon (Si). Fundamental understanding of wave propagation through TSVs is essential for successful implementation of 3D IC integration technology as well as for the development of Si interposers at RF/microwave frequencies. The focus of this paper is characterization and modelling of TSVs and Si to explore high speed signal propagation through the lossy Si medium. To understand better the physical significance of the TSV, we will establish a framework for wave propagation through TSVs based on dielectric quasi-TEM, skin effect, and slow-wave modes similar to MIS micro-strip lines. For validation of the existence of these modes, full wave simulation results will be compared with simpler two dimensional transmission line simulators.


2009 ◽  
Vol 97 (1) ◽  
pp. 49-59 ◽  
Author(s):  
Mitsumasa Koyanagi ◽  
Takafumi Fukushima ◽  
Tetsu Tanaka

2006 ◽  
Vol 970 ◽  
Author(s):  
Cornelia K. Tsang ◽  
Paul S. Andry ◽  
Edmund J. Sprogis ◽  
Chirag S. Patel ◽  
Bucknell C. Webb ◽  
...  

ABSTRACTAs the limits of traditional CMOS scaling are approached, process integration has become increasingly difficult and resulting in a diminished rate of performance improvement over time. Consequently, the search for new two- and three- dimensional sub-system solutions has been pursued. One such solution is a silicon carrier-based System-on-Package (SOP) that enables high-density interconnection of heterogeneous die beyond current first level packaging densities. Silicon carrier packaging contains through silicon vias (TSV), fine pitch Cu wiring and high-density solder pads/joins, all of which are compatible with traditional semiconductor methods and tools. These same technology elements, especially the through silicon via process, also enable three dimensional stacking and integration. An approach to fabricating electrical through-vias in silicon is described, featuring annular-shaped vias instead of the more conventional cylindrical via. This difference enables large-area, uniform arrays to be produced with high yield as it is simpler to integrate into a conventional CMOS back-end-of-line (BEOL) process flow. Furthermore, the CTE-matched silicon core provides improved mechanical stability and the dimensions of the annular via allows for metallization by various means including copper electroplating or CVD tungsten deposition. An annular metal conductor process flow will be described. Through-via resistance measurements of 50, 90, and 150μm deep tungsten-filled annular vias will be compared. Two silicon carrier test vehicle designs, containing more than 2,200 and 9,600 electrical through-vias, respectively, were built to determine process yield and uniformity of via resistance. Through silicon via resistances range from 15-40 mΩ, and yields in excess of 99.99% have been demonstrated.


Sign in / Sign up

Export Citation Format

Share Document