Design of a Low Jitter Multi-Phase Realigned PLL in submicronic CMOS technology

Author(s):  
Regis Roubadia ◽  
Sami Ajram ◽  
Guy Cathebras
2006 ◽  
Vol 4 ◽  
pp. 287-291
Author(s):  
S. Tontisirin ◽  
R. Tielert

Abstract. A Gb/s clock and data recovery (CDR) circuit using 1/4th-rate digital quadricorrelator frequency detector and skew-calibrated multi-phase voltage-controlled oscillator is presented. With 1/4th-rate clock architecture, the coil-free oscillator can have lower operation frequency providing sufficient low-jitter operation. Moreover, it is an inherent 1-to-4 DEMUX. The skew calibration scheme is applied to reduce phase offset in multi-phase clock generator. The CDR with frequency detector can have small loop bandwidth, wide pull-in range and can operate without the need for a local reference clock. This 1/4th-rate CDR is implemented in standard 0.18 μm CMOS technology. It has an active area of 0.7 mm2 and consumes 100 mW at 1.8 V supply. The CDR has low jitter operation in a wide frequency range from 1–2.25 Gb/s. Measurement of Bit-Error Rate is less than 10−12 for 2.25 Gb/s incoming data 27−1 PRBS, jitter peak-to-peak of 0.7 unit interval (UI) modulation at 10 MHz.


Author(s):  
Yu-Hao Hsu ◽  
Ming-Hao Lu ◽  
Ping-Lin Yang ◽  
Fan-Ta Chen ◽  
You-Hung Li ◽  
...  
Keyword(s):  

2011 ◽  
Vol 32 (3) ◽  
pp. 035004 ◽  
Author(s):  
Niansong Mei ◽  
Yu Sun ◽  
Bo Lu ◽  
Yaohua Pan ◽  
Yumei Huang ◽  
...  

Author(s):  
Kamran Farzan ◽  
Mehrdad Ramezani ◽  
Angus McLaren ◽  
Roman Pahuta ◽  
Nadeesha Amarasinghe ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document