A Novel Multifin Dynamic Random Access Memory Periphery Transistor Technology Using a Spacer Patterning through Gate Polycrystalline Silicon Technique

2009 ◽  
Vol 48 (4) ◽  
pp. 04C057
Author(s):  
Makoto Yoshida ◽  
Keunnam Kim ◽  
Jaerok Kahng ◽  
Chul Lee ◽  
Hyunju Sung ◽  
...  
2021 ◽  
Vol 21 (8) ◽  
pp. 4258-4267
Author(s):  
Hee Dae An ◽  
Min Su Cho ◽  
Hye Jin Mun ◽  
Sang Ho Lee ◽  
Jin Park ◽  
...  

In this paper, we present a capacitorless one transistor dynamic random access memory (1T-DRAM) based on a polycrystalline silicon (poly-Si) double gate MOSFET with grain boundaries (GBs). Several studies have been conducted to implement 1T-DRAM using poly-Si. This is because poly-Si has the advantage of low-cost fabrication and can be stacked. However, poly-Si has GBs, which can adversely affect semiconductor device. So far, related studies on poly-Si-based 1T-DRAM have only focused on GBs present in the channel domain. Hence, in this study, we analyzed the transfer and memory characteristics when a GB is present in the source and drain regions. As a result, we found that in the center of the depletion region in the source and channel junction, where the effect of GB was most significant, sensing margins decreased the most from 0.88 to 0.29 μA/μm, and retention time (RT) decreased from 85 ms to 47 μs. In addition, we found that at the center of the depletion region in the drain and channel junction, where the effect of GBs was most significant in the drain region, RT decreased the most from 85 ms to 52 μs.


Author(s):  
Zongliang Huo ◽  
Seungjae Baik ◽  
Shieun Kim ◽  
In-seok Yeo ◽  
U-in Chung ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document