Wet Process Developments for Electrical Properties Improvement Of 3D MIM Capacitors

2007 ◽  
Vol 134 ◽  
pp. 379-382
Author(s):  
Claire Therese Richard ◽  
D. Benoit ◽  
S. Cremer ◽  
L. Dubost ◽  
B. Iteprat ◽  
...  

3D architecture is an alternative way to high-k dielectric to increase the capacitance of MIM structure. However, the top of this kind of structure is very sensitive to defectivity and then requires a special wet treatment. In this paper, we present the process flow for a 3D MIM integration in a CMOS copper back-end and a two steps wet process which provides very good electrical performances, i.e. leakage current lower than 10-9A.cm-2 at 5V / 125°C and breakdown voltage higher than 20V. At first, a SC1 step is done for electrode isolation improvement by material etching with good selectivity towards dielectric: that’s the electrode recess. In the second time, a HF step is done for copper oxide dilution and residues removal from the top of the 3D structure.

2018 ◽  
Vol 35 (4) ◽  
pp. 189-196 ◽  
Author(s):  
Prashant Singh ◽  
Rajesh Kumar Jha ◽  
Rajat Kumar Singh ◽  
B.R. Singh

Purpose Development of (1T-type) ferroelectric random access memory (FeRAM) has most actively progressed since 1995 and motivated by the physical limits and technological drawbacks of the flash memory. 1T-type FeRAM implements ferroelectric layer at the field effect transistor (FET) gate. During the course of the investigation, it was very difficult to form a thermodynamically stable ferroelectric-semiconductor interface at the FET gate, leading to the introduction of one insulating buffer layer between the ferroelectric and the silicon substrate to overcome this problem. In this study, Al2O3 a high-k buffer layer deposited by plasma enhanced atomic layer deposition (PEALD) is sandwiched between the ferroelectric layer and silicon substrate. Design/methodology/approach Ferroelectric/high-k gate stack were fabricated on the silicon substrate and pt electrode. Structural characteristics of the ferroelectric (PZT) and high-k (Al2O3) thin film deposited by RF sputtering and PEALD, respectively, were optimized and investigated for different process parameters. Metal/PZT/Metal, Metal/PZT/Silicon, Metal/PZT/Al2O3/Silicon structures were fabricated and electrically characterized to obtain the memory window, leakage current, hysteresis, PUND, endurance and breakdown characteristics. Findings XRD pattern shows the ferroelectric perovskite thin Pb[Zr0.35Ti0.65]O3 film with (101) tetragonal orientation deposited by sputtering and PEALD Al2O3 with (312) orientation showing amorphous nature. Multiple angle analysis shows that the refractive index of PZT varies from 2.248 to 2.569, and PEALD Al2O3 varies from 1.6560 to 1.6957 with post-deposition annealing temperature. Increase in memory window from 2.3 to 8.4 V for the Metal-Ferroelectric-Silicon (MFS) and Metal-Ferroelectric-Insulator-Semiconductor (MFIS) structure has been observed at the annealing temperature of 500°C. MFIS structure with 10 nm buffer layer shows excellent endurance of 3 × 109 read-write cycles and the breakdown voltage of 33 V. Originality/value This paper shows the feature, principle and improvement in the electrical properties of the fabricated gate stack for 1T-type nonvolatile FeFET. The insulating buffer layer sandwiched between ferroelectric and silicon substrate acts as a barrier to ferroelectric–silicon interdiffusion improves the leakage current, memory window, endurance and breakdown voltage. This is perhaps the first time that the combination of sputtered PZT on the PEALD Al2O3 layer is being reported.


2007 ◽  
Vol 336-338 ◽  
pp. 680-683
Author(s):  
Jing Nan Cai ◽  
Yuan Hua Lin ◽  
Rong Juan Zhao ◽  
Ce Wen Nan ◽  
Jin Liang He

ZnO-Pr6O11-Dy2O3-based varistor ceramics doped with 0~1.5 mol% La2O3 were fabricated by a conventional ceramic method. All the samples were sintered at 1350 oCfor 2 h. The phase composition and microstructure of the ceramic samples have been investigated by XRD, SEM and EDS. The results of SEM micrographs indicated that the La2O3 additives can promote ZnO grain’s growth, and the rare earth elements dispersed mainly in the intergranular phase observed by EDS. The electrical properties of the samples determined by the V-I curves revealed that the breakdown voltage of samples decreases from 508 V/mm to about 100 V/mm with the increase of La2O3, and the nonlinear exponent also decreases from 20.2 to 13.2. The typical leakage current is about 10.2 μA for the sample doped with 0.5 mol% La2O3.


2010 ◽  
Vol 1252 ◽  
Author(s):  
Sahar Sahhaf ◽  
Robin Degraeve ◽  
Mohammed Zahid ◽  
Guido Groeseneken

AbstractIn this work, the effect of elevated temperature on the generated defects with constant voltage stress (CVS) in SiO2 and SiO2/HfSiO stacks is investigated. Applying Trap Spectroscopy by Charge Injection and Sensing (TSCIS) to 6.5 nm SiO2 layers, different kinds of generated traps are profiled at low and high temperature. Also the Stress-Induced Leakage Current (SILC) spectrum of high-k dielectric stack is different at elevated temperature indicating that degradation and breakdown at high temperature is not equivalent to that at low temperature and therefore, extrapolation of data from high to low T or vice versa is challenging.


2008 ◽  
Vol 92 (11) ◽  
pp. 113501 ◽  
Author(s):  
Dina H. Triyoso ◽  
Greg Spencer ◽  
Rama I. Hegde ◽  
Rich Gregory ◽  
Xiang-Dong Wang

Sign in / Sign up

Export Citation Format

Share Document