A Low-Jitter Added SSCG with Seamless Phase Selection and Fast AFC for 3rd Generation Serial-ATA

Author(s):  
Jongshin Shin ◽  
Ilwon Seo ◽  
Jiyoung Kim ◽  
Seung-hee Yang ◽  
Chiwon Kim ◽  
...  
Keyword(s):  
2006 ◽  
Vol 49 (2) ◽  
pp. 131-140 ◽  
Author(s):  
Michael J. Chan ◽  
Adam Postula ◽  
Yong Ding ◽  
Lech Jozwiak
Keyword(s):  

Metals ◽  
2021 ◽  
Vol 11 (1) ◽  
pp. 84
Author(s):  
Xiaohong Wang ◽  
Zhipeng Chen ◽  
Duo Dong ◽  
Dongdong Zhu ◽  
Hongwei Wang ◽  
...  

The phase selection of hyper-peritectic Al-47wt.%Ni alloy solidified under different pressures was investigated. The results show that Al3Ni2 and Al3Ni phases coexist at ambient pressure, while another new phase α-Al exists simultaneously when solidified at high pressure. Based on the competitive growth theory of dendrite, a kinetic stabilization of metastable peritectic phases with respect to stable ones is predicted for different solidification pressures. It demonstrates that Al3Ni2 phase nucleates and grows directly from the undercooled liquid. Meanwhile, the Debye temperatures of Al-47wt.%Ni alloy that fabricated at different pressures were also calculated using the low temperature heat capacity curve.


2021 ◽  
pp. 2009723
Author(s):  
Zichao Li ◽  
Yufang Xie ◽  
Ye Yuan ◽  
Yanda Ji ◽  
Viktor Begeza ◽  
...  

2021 ◽  
Vol 56 (4) ◽  
pp. 2000187
Author(s):  
Huifeng Hu ◽  
Fugen Liang ◽  
Haidong Zhu ◽  
Xiumei Zhang ◽  
Kecong Cui ◽  
...  

2019 ◽  
Vol 37 ◽  
pp. 299-305 ◽  
Author(s):  
Nan Qu ◽  
Yichuan Chen ◽  
Zhonghong Lai ◽  
Yong Liu ◽  
Jingchuan Zhu

Electronics ◽  
2021 ◽  
Vol 10 (2) ◽  
pp. 177
Author(s):  
Dongjun Park ◽  
Sungwook Choi ◽  
Jongsun Kim

An all-digital multiplying delay-locked loop (MDLL)-based clock multiplier featuring a time-to-digital converter (TDC) to achieve fast power-on capability is presented. The proposed MDLL adopts a new offset-free cyclic Vernier TDC to achieve a fast lock time of 15 reference clock cycles while maintaining a wide detection range and high resolution. The proposed offset-free TDC also uses a correlated double sampling technique to remove mismatch and offset issues, resulting in low jitter characteristics. After the MDLL is quickly locked, the TDC is turned off, and it goes into delta-sigma modulator (DSM)-based sequential tracking mode to reduce power consumption and improve jitter performance. Implemented in a 65-nm 1.0-V CMOS process, the proposed MDLL occupies an active area of 0.043 mm2 and generates a 2.4-GHz output clock from a 75-MHz reference clock (multiplication factor N = 32). It achieves an effective peak-to-peak jitter of 9.4 ps and consumes 3.3 mW at 2.4 GHz.


Author(s):  
Pavel S. Volobuev ◽  
Roman A. Fedorov ◽  
Maria V. Poryadina ◽  
Daria I. Ryzhova ◽  
Sergey Gavrilov
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document