Defect passivation with fluorine in a Ta/sub x/C/ high-K gate stack for enhanced device threshold voltage stability and performance

Author(s):  
H.-H. Tseng ◽  
P.J. Tobin ◽  
E.A. Hebert ◽  
S. Kalpat ◽  
M.E. Ramon ◽  
...  
Author(s):  
Maximilian Drescher ◽  
Andreas Naumann ◽  
Jonas Sundqvist ◽  
Elke Erben ◽  
Carsten Grass ◽  
...  

2004 ◽  
Vol 811 ◽  
Author(s):  
J.L. Autran ◽  
D. Munteanu ◽  
M. Houssa ◽  
M. Bescond ◽  
X. Garros ◽  
...  

ABSTRACTThe electrical behavior of decananometer MOS transistors with high-k dielectric gate stack has been investigated using 2D numerical simulation. Two important electrostatic limitations of high-k materials have been analyzed and discussed in this work: i) the gate-fringing field effects which compromise short-channel performance when simultaneously increasing the dielectric constant and its physical thickness and ii) the presence of discrete fixed charges in the gate stack, suspected to be at the origin of the stretch-out of C-V characteristics, that induces 2D potential fluctuations in the structure. In both cases, the resulting degradation of transistor operation and performance is evaluated with a two-dimensional quantum simulation code.


2007 ◽  
Vol 54 (12) ◽  
pp. 3267-3275 ◽  
Author(s):  
Hsing-Huang Tseng ◽  
Philip J. Tobin ◽  
Sriram Kalpat ◽  
Jamie K. Schaeffer ◽  
Michael E. Ramon ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document