A 25-nm gate-length FinFET transistor module for 32nm node

Author(s):  
Chang-Yun Chang ◽  
Tsung-Lin Lee ◽  
Clement Wann ◽  
Li-Shyue Lai ◽  
Hung-Ming Chen ◽  
...  
Keyword(s):  
2020 ◽  
Vol XVII (2) ◽  
pp. 23-33
Author(s):  
Faisal Hafeez ◽  
Salman Hussain ◽  
Wasim Ahmad ◽  
Mirza Jahanzaib

This paper presents the study to investigate the effects of binder ratio, in-gate length and pouring height on hardness, surface roughness and casting defects of sand casting process. Taguchi methodology with L9 orthogonal array was employed to design the experimentation. Sand casting of six blade impeller using A356 alloy was performed and empirical models for all the above response measures were formulated. Confirmatory tests and analysis of variance results confirmed the accuracy of the model. Binder ratio was found to be the most significant parameter affecting casting surface defects and surface roughness. This was followed by pouring height and in-gate length.


2019 ◽  
Vol 19 (10) ◽  
pp. 6746-6749 ◽  
Author(s):  
Taejin Jang ◽  
Myung-Hyun Baek ◽  
Min-Woo Kwon ◽  
Sungmin Hwang ◽  
Jeesoo Chang ◽  
...  

2021 ◽  
Vol 5 (1) ◽  
Author(s):  
Aryan Afzalian

AbstractUsing accurate dissipative DFT-NEGF atomistic-simulation techniques within the Wannier-Function formalism, we give a fresh look at the possibility of sub-10-nm scaling for high-performance complementary metal oxide semiconductor (CMOS) applications. We show that a combination of good electrostatic control together with high mobility is paramount to meet the stringent roadmap targets. Such requirements typically play against each other at sub-10-nm gate length for MOS transistors made of conventional semiconductor materials like Si, Ge, or III–V and dimensional scaling is expected to end ~12 nm gate-length (pitch of 40 nm). We demonstrate that using alternative 2D channel materials, such as the less-explored HfS2 or ZrS2, high-drive current down to ~6 nm is, however, achievable. We also propose a dynamically doped field-effect transistor concept, that scales better than its MOSFET counterpart. Used in combination with a high-mobility material such as HfS2, it allows for keeping the stringent high-performance CMOS on current and competitive energy-delay performance, when scaling down to virtually 0 nm gate length using a single-gate architecture and an ultra-compact design (pitch of 22 nm). The dynamically doped field-effect transistor further addresses the grand-challenge of doping in ultra-scaled devices and 2D materials in particular.


Author(s):  
Md. Rokib Hasan ◽  
Md. Rabiul Islam ◽  
Tanjim Masroor Bhuiyan ◽  
Muhib Ashraf Nibir ◽  
Md. Emran Hasan ◽  
...  
Keyword(s):  

Nano Research ◽  
2019 ◽  
Vol 13 (1) ◽  
pp. 61-66
Author(s):  
Alexandre Bucamp ◽  
Christophe Coinon ◽  
David Troadec ◽  
Sylvie Lepilliet ◽  
Gilles Patriarche ◽  
...  

2008 ◽  
Vol 600-603 ◽  
pp. 747-750 ◽  
Author(s):  
Dai Okamoto ◽  
Hiroshi Yano ◽  
Tomoaki Hatayama ◽  
Yukiharu Uraoka ◽  
Takashi Fuyuki
Keyword(s):  

This paper describes the influence of the geometric component in the charge-pumping measurement of 4H-SiC MOSFETs. Charge-pumping measurements were conducted on 4H-SiC MOSFETs with and without NO annealing. Charge-pumping measurements with different pulse-fall times revealed that the geometric component exists in 4H-SiC MOSFETs and is especially large in the unannealed MOSFETs. A sufficiently long fall-time is needed to minimize its effect, which is expected to be 1–10 μs for 4H-SiC MOSFETs with a gate length of 10 μm.


Author(s):  
Angada B. Sachid ◽  
Roswald Francis ◽  
Maryam Shojaei Baghini ◽  
Dinesh K. Sharma ◽  
Karl-Heinz Bach ◽  
...  
Keyword(s):  

1996 ◽  
Vol 32 (9) ◽  
pp. 848 ◽  
Author(s):  
F. Diette ◽  
D. Langrez ◽  
J.L. Codron ◽  
E. Delos ◽  
D. Theron ◽  
...  

2006 ◽  
Vol 527-529 ◽  
pp. 1261-1264 ◽  
Author(s):  
Sei Hyung Ryu ◽  
Sumi Krishnaswami ◽  
Brett A. Hull ◽  
Bradley Heath ◽  
Mrinal K. Das ◽  
...  

8 mΩ-cm2, 1.8 kV power DMOSFETs in 4H-SiC are presented in this paper. A 0.5 μm long MOS gate length was used to minimize the MOS channel resistance. The DMOSFETs were able to block 1.8 kV with the gate shorted to the source. At room temperature, a specific onresistance of 8 mΩ-cm2 was measured with a gate bias of 15 V. At 150 oC, the specific onresistance increased to 9.6 mΩ-cm2. The increase in drift layer resistance due to a decrease in bulk electron mobility was partly cancelled out by the negative shift in MOS threshold voltage at elevated temperatures. The device demonstrated extremely fast, low loss switching characteristics. A significant improvement in converter efficiency was observed when the 4H-SiC DMOSFET was used instead of an 800 V silicon superjunction MOSFET in a simple boost converter configuration.


2008 ◽  
Vol 5 (9) ◽  
pp. 3150-3152
Author(s):  
N. Onojima ◽  
A. Kasamatsu ◽  
N. Hirose ◽  
T. Mimura ◽  
T. Matsui
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document