cmos circuits
Recently Published Documents


TOTAL DOCUMENTS

1268
(FIVE YEARS 76)

H-INDEX

51
(FIVE YEARS 3)

Author(s):  
Avaneesh Kumar Dubey ◽  
Vikrant Varshney ◽  
Ankur Kumar ◽  
Pratosh Kumar Pal ◽  
Rajendra Kumar Nagaria

Author(s):  
Cristina Missel Adornes ◽  
Deni Germano Alves Neto ◽  
Marcio Cherem Schneider ◽  
Carlos Galup-Montoro
Keyword(s):  

2021 ◽  
Author(s):  
Abdulqader Mahmoud ◽  
Florin Ciubotaru ◽  
Frederic Vanderveken ◽  
Andrii V. Chumak ◽  
Said Hamdioui ◽  
...  

This paper provides a tutorial overview over recent vigorous efforts to develop computing systems based on spin waves instead of charges and voltages. Spin-wave computing can be considered as a subfield of spintronics, which uses magnetic excitations for computation and memory applications. The tutorial combines backgrounds in spin-wave and device physics as well as circuit engineering to create synergies between the physics and electrical engineering communities to advance the field towards practical spin-wave circuits. After an introduction to magnetic interactions and spin-wave physics, all relevant basic aspects of spin-wave computing and individual spin-wave devices are reviewed. The focus is on spin-wave majority gates as they are the most prominently pursued device concept. Subsequently, we discuss the current status and the challenges to combine spin-wave gates and obtain circuits and ultimately computing systems, considering essential aspects such as gate interconnection, logic level restoration, input-output consistency, and fan-out achievement. We argue that spin-wave circuits need to be embedded in conventional CMOS circuits to obtain complete functional hybrid computing systems. The state of the art of benchmarking such hybrid spin-wave--CMOS systems is reviewed and the current challenges to realize such systems are discussed. The benchmark indicates that hybrid spin-wave--CMOS systems promise ultralow-power operation and may ultimately outperform conventional CMOS circuits in terms of the power-delay-area product. Current challenges to achieve this goal include low-power signal restoration in spin-wave circuits as well as efficient spin-wave transducers.


Author(s):  
Angeliki Tataridou ◽  
Gerard Ghibaudo ◽  
Christoforos Theodorou
Keyword(s):  

2021 ◽  
Author(s):  
Abdulqader Mahmoud ◽  
Florin Ciubotaru ◽  
Frederic Vanderveken ◽  
Andrii V. Chumak ◽  
Said Hamdioui ◽  
...  

This paper provides a tutorial overview over recent vigorous efforts to develop computing systems based on spin waves instead of charges and voltages. Spin-wave computing can be considered as a subfield of spintronics, which uses magnetic excitations for computation and memory applications. The tutorial combines backgrounds in spin-wave and device physics as well as circuit engineering to create synergies between the physics and electrical engineering communities to advance the field towards practical spin-wave circuits. After an introduction to magnetic interactions and spin-wave physics, all relevant basic aspects of spin-wave computing and individual spin-wave devices are reviewed. The focus is on spin-wave majority gates as they are the most prominently pursued device concept. Subsequently, we discuss the current status and the challenges to combine spin-wave gates and obtain circuits and ultimately computing systems, considering essential aspects such as gate interconnection, logic level restoration, input-output consistency, and fan-out achievement. We argue that spin-wave circuits need to be embedded in conventional CMOS circuits to obtain complete functional hybrid computing systems. The state of the art of benchmarking such hybrid spin-wave--CMOS systems is reviewed and the current challenges to realize such systems are discussed. The benchmark indicates that hybrid spin-wave--CMOS systems promise ultralow-power operation and may ultimately outperform conventional CMOS circuits in terms of the power-delay-area product. Current challenges to achieve this goal include low-power signal restoration in spin-wave circuits as well as efficient spin-wave transducers.


2021 ◽  
Vol 68 (9) ◽  
pp. 4748-4753 ◽  
Author(s):  
Jing Chen ◽  
Ping Li ◽  
Junqiang Zhu ◽  
Xiao-Ming Wu ◽  
Ran Liu ◽  
...  

Author(s):  
S.C. Wagaj ◽  
◽  
S.C. Patil ◽  

In this paper it has been demonstrated that a shielded channel made by varying the side gate length in silicon-on-nothing junctionless transistor not only improves the short channel effect but also improve the performance of CMOS circuits of this device. The proposed device shielded channel dual gate stack silicon on nothing junctionless transistor (SCDGSSONJLT) drain induced barrier lowering (DIBL), cut-off frequency and subthreshold slope are improved by 20%, 39% and 20% respectively over the single material gate silicon on insulator junctionless transistor (SMG SOI JLT). The proposed device CMOS inverter fall time Tf (pS) and noise margin improves by 50% and 10% compare to shielded channel silicon on insulator junctionless transistor (SCSOIJLT). It has been observed that circuit simulation of CMOS inverter, NAND and NOR of proposed device. The static power dissipation in the case of proposed SCDGSSONJLT device are reduced by 45%, 81% and 83% respectively over the SMGSOIJLT. Thus, significant improvement in DIBL, cut-off frequency, propagation delay and static power dissipation at low power supply voltage shows that the proposed device is more suitable for low power CMOS circuits.


Sign in / Sign up

Export Citation Format

Share Document