Mobile Ion Gettering in MOS Structures with Polysilicon Gate Electrodes

1986 ◽  
Vol 93 (2) ◽  
pp. K215-K218
Author(s):  
R. Petrova ◽  
S. Grancharov
1985 ◽  
Vol 32 (5) ◽  
pp. 918-925 ◽  
Author(s):  
Dah-Bin Kao ◽  
K.C. Saraswat ◽  
J.P. McVittie

2002 ◽  
Vol 747 ◽  
Author(s):  
Tingkai Li ◽  
Sheng Teng Hsu ◽  
Bruce Ulrich ◽  
Fengyan Zhang ◽  
Dave Evans

ABSTRACTMFMPOS (Metal, Ferroelectrics, Metal, Polysilicon, Oxide, and Silicon) one-transistor (1T) ferroelectric memory devices have been fabricated. However, the yield of 1T-memory devices is lower. We find that the main problems of 1T MFMPOS memory devices are shorts, opens, no memory window, smaller memory windows and blank. In order to solve these problems, we studied the reasons resulted in the problems. Then, the integration processes for one transistor memory device were optimized. Fabrication of nMOSFET 1T memory devices starts with shallow trench isolation (STI) on p-type Si. A gate oxide is thermally grown after p-well implantation. Phosphorus ions were implanted after polysilicon gate definition for the formation of self-aligned source, drain, and n-type floating gate. A damascene process using MOCVD PGO deposition and chemical mechanical polishing (CMP) were used to avoid etching damage. Electrodes for the ferroelectric capacitor, i.e., the floating Ir bottom electrode and Pt top electrode, are deposited by E-Beam evaporation. The area ratio of the top and floating gate electrodes is 1:1. After inter-level dielectric (ILD) deposition, contact etching stops on Pt at gate and on Si at source/drain (S/D) without difficulty because of high etch rate selectively to the Pt. Finally, the high quality 1T memory devices have been made. The one-transistor memory devices showed memory windows around 2 – 3V. The memory windows are almost saturated from operation voltage of 3V. The ratios of “on” state current to the “off” state current are closed to 8 – 9 orders. The one-transistor memory devices also show a very good memory characteristics and retention properties.


1990 ◽  
Vol 182 ◽  
Author(s):  
J. Lin ◽  
S. Batra ◽  
K. Park ◽  
J. Lee ◽  
S. Banerjee ◽  
...  

AbstractThis paper discusses the effects of dopant segregation and electron trapping on the capacitance-voltage characteristics of arsenic-implanted polysilicon and amorphous Si gate MOS structures fabricated with and without a TiSi2 layer. The effects of gate bias, annealing temperature, silicide formation and polysilicon grain microstructure on the C-V characteristics have also been studied. The results show that insufficient arsenic redistribution at 800°C, coupled with carrier trapping at polysilicon grain boundaries and dopant segregation in TiSi2 causes depletion effects in the polysilicon gate and in turn, an anomalous capacitance-voltage behavior. The depletion tends to increase the “effective” gate oxide thickness and thereby degrade MOS device performance. Higher temperature anneals (≥ 900°C) are sufficient to achieve degenerate doping in the polysilicon gates and avoid the depletion effects.


1990 ◽  
Vol 183 ◽  
Author(s):  
Masaaki Niwa ◽  
Minoru Onoda ◽  
Hiroshi Iwasaki ◽  
Robert Sinclair

AbstractThe morphology of SiO2/Si interfaces in a semiconductor LOCOS active area grown by several oxidation conditions has been studied, to compare the roughness of the interfaces observed by STM and HRTEM in particular. Samples consisted of typical MOS structures with a polysilicon gate/SiO2/Si(100). Hydrogen terminated Si surfaces were prepared by means of HF dipping for STM observations. The interface roughness of a “dry” oxide observed by HRTEM was slightly larger than that of a “wet” oxide. Good agreement could be found between STM and HRTEM for the wet oxide interfaces. As for the dry oxide interface, it was more difficult to obtain a reproducible STM image than for the wet oxide interface, but the reverse was true for HRTEM. During the HRTEM, high energy electrons damage the sample and reduce the oxide thickness, especially in the wet oxide samples.


Author(s):  
L. Kaabi ◽  
F. Abdelmalek ◽  
R. Ben Naceur ◽  
Z. Sassi ◽  
J.-C. Bureau ◽  
...  

2002 ◽  
Vol 745 ◽  
Author(s):  
V. S. Kaushik ◽  
S. DeGendt ◽  
R. Carter ◽  
M. Claes ◽  
E. Rohr ◽  
...  

ABSTRACTHafnium-based dielectrics are under wide consideration for high-K gate dielectric applications. Since the gate electrode typically used in CMOS integration consists of polysilicon with n- or p-type dopants, compatibility of the HfO2layer with the polySi deposition and dopant activation steps is critical. Capacitors were fabricated with HfO2films deposited by ALD and MOCVD, and using polysilicon gate electrodes deposited by CVD processes. These devices showed leakage failures with yields that were observed to depend on the area, dielectric thickness and annealing conditions during the process. Investigation of the root cause of these leakage failures suggested that the leakage failures may be caused by a defect-related mechanism. The implication of this is that the leakage occurs at localized ‘defect’ sites rather than broadly through the HfO2layer. Emission microscopy analysis and physical characterization of the HfO2film were used to corroborate the proposed model. Defect density was observed to be strongly dependent on the processing of the dielectric film. In order to make Hf-based dielectric stacks compatible with polysilicon for conventional CMOS transistor integration with acceptable yield, further postdeposition treatment may be necessary to eliminate or cure the defects.


2018 ◽  
Vol 52 (13) ◽  
pp. 1732-1737
Author(s):  
O. V. Aleksandrov ◽  
A. N. Ageev ◽  
S. I. Zolotarev

Sign in / Sign up

Export Citation Format

Share Document