FEM analysis of SnAgCu solder joint in flip chip

Author(s):  
Yongchang ◽  
Yan Xiaoyan Li ◽  
Na Liu
2014 ◽  
Vol 54 (5) ◽  
pp. 939-944 ◽  
Author(s):  
Ye Tian ◽  
Xi Liu ◽  
Justin Chow ◽  
Yi Ping Wu ◽  
Suresh K. Sitaraman

2009 ◽  
Vol 6 (3) ◽  
pp. 149-153 ◽  
Author(s):  
Sean M. Chinen ◽  
Matthew T. Siniawski

The purpose of this paper is to provide an overview of SnAgCu solder joint fatigue in BGA/CSP/flip-chip applications and the concern of long-term reliability. The most common mode of failure is ductile fracture due to creep strain. Several methods of predicting the overall life of the solder joint are the Coffin-Manson approach, a constitutive fatigue law, and a damage based model using FEM (finite element methods). The effects of underfill and its processes as well as design considerations that will increase reliability will also be discussed.


2006 ◽  
Vol 504 (1-2) ◽  
pp. 426-430 ◽  
Author(s):  
Dae-Gon Kim ◽  
Jong-Woong Kim ◽  
Seung-Boo Jung

2000 ◽  
Author(s):  
Sheng Liu ◽  
Dathan Erdahl ◽  
I. Charles Ume

Abstract A novel approach for flip chip solder joint quality inspection based on vibration analysis is presented. Traditional solder joint inspection methods have their limitations when applied to flip chip solder joint quality inspection. The vibration detection method is a new approach which has advantages such as being non-contact, non-destructive, fast and can be used on-line or during process development. In this technique, a flip chip was modeled as a thick plate supported by solder bumps. Changes in solder joint quality produce different vibration responses of flip chip, and change its natural vibration frequencies. In this paper, the vibration frequencies of a flip chip on a ceramic substrate were calculated using the finite element method. Based on vibration analysis, a laser ultrasound and interferometric system was developed for flip chip solder joint quality inspection. In this system, chips with good solder joints can be distinguished from chips with bad joints using their vibration responses and frequencies. Defects recognition methods were developed and tested. Results indicate this approach offers great promise for solder bump inspection in flip chip, BGA and chip scale packages.


Author(s):  
Jeffrey C. B. Lee ◽  
Sting Wu ◽  
H. L. Chou ◽  
Yi-Shao Lai

SnAgCu solder used in laminate package like PBGA and CSP BGA to replace eutectic SnPb as interconnection has become major trend in the electronic industry. But unlike well-known failure mode of wire bonding package, flip chip package with SnAgCu inner solder bump and external solder ball as electrical interconnection present a extremely different failure mode with wire-bonding package from a point of view in material and process. In this study, one 16mm×16mm 3000 I/O SnAgCu wafer bumping using screen-printing process was explored including the effects of reflow times, high temperature storage life (HTSL) and temperature cycle test (TCT) on bump shear strength. Furthermore, the qualified wafer bumping is assembled by flip chip assembly with various underfill material and specific organic build-up substrate, then is subject to MSL4/260°C precondition and temperature cycle test to observe the underfill effect on SnAgCu bump protection and solder joint life. Various failure modes in the flip chip package like solder bump, underfill and UBM and so on, will be scrutinized with SEM. And finally, best material combination will be addressed to make the lead free flip package successful.


Sign in / Sign up

Export Citation Format

Share Document