A latch-up free LVTSCR with improved overshoot characteristic for ESD protection in 40-nm CMOS process

Author(s):  
Rui-Bo Chen ◽  
Hong-Xia Liu ◽  
Dan Guo ◽  
Wei Huang ◽  
Xiao-Zong Huang ◽  
...  
Keyword(s):  
2020 ◽  
Vol 15 (1) ◽  
Author(s):  
Ruibo Chen ◽  
Hongxia Liu ◽  
Wenqiang Song ◽  
Feibo Du ◽  
Hao Zhang ◽  
...  

Abstract Low-voltage-triggered silicon-controlled rectifier (LVTSCR) is expected to provide an electrostatic discharge (ESD) protection for a low-voltage integrated circuit. However, it is normally vulnerable to the latch-up effect due to its extremely low holding voltage. In this paper, a novel LVTSCR embedded with an extra p-type MOSFET called EP-LVTSCR has been proposed and verified in a 28-nm CMOS technology. The proposed device possesses a lower trigger voltage of ~ 6.2 V and a significantly higher holding voltage of ~ 5.5 V with only 23% degradation of the failure current under the transmission line pulse test. It is also shown that the EP-LVTSCR operates with a lower turn-on resistance of ~ 1.8 Ω as well as a reliable leakage current of ~ 1.8 nA measured at 3.63 V, making it suitable for ESD protections in 2.5 V/3.3 V CMOS processes. Moreover, the triggering mechanism and conduction characteristics of the proposed device were explored and demonstrated with TCAD simulation.


Author(s):  
Yuan-Wen Hsiao ◽  
Ming-Dou Ker ◽  
Po-Yen Chiu ◽  
Chun Huang ◽  
Yuh-Kuang Tseng

2010 ◽  
Vol 50 (9-11) ◽  
pp. 1373-1378
Author(s):  
A. Tazzoli ◽  
M. Cordoni ◽  
P. Colombo ◽  
C. Bergonzoni ◽  
G. Meneghesso

Author(s):  
Li-Wei Chu ◽  
Chun-Yu Lin ◽  
Ming-Dou Ker ◽  
Ming-Hsiang Song ◽  
Jen-Chou Tseng ◽  
...  

2013 ◽  
Vol 60 (11) ◽  
pp. 3625-3631 ◽  
Author(s):  
Chun-Yu Lin ◽  
Li-Wei Chu ◽  
Ming-Dou Ker
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document