Cost-Effective, Transfer-Free, Flexible Resistive Random Access Memory Using Laser-Scribed Reduced Graphene Oxide Patterning Technology

Nano Letters ◽  
2014 ◽  
Vol 14 (6) ◽  
pp. 3214-3219 ◽  
Author(s):  
He Tian ◽  
Hong-Yu Chen ◽  
Tian-Ling Ren ◽  
Cheng Li ◽  
Qing-Tang Xue ◽  
...  
2013 ◽  
Vol 21 (1) ◽  
pp. 170-176 ◽  
Author(s):  
Hyun Woo Nho ◽  
Jong Yun Kim ◽  
Jian Wang ◽  
Hyun-Joon Shin ◽  
Sung-Yool Choi ◽  
...  

Here, anin situprobe for scanning transmission X-ray microscopy (STXM) has been developed and applied to the study of the bipolar resistive switching (BRS) mechanism in an Al/graphene oxide (GO)/Al resistive random access memory (RRAM) device. To performin situSTXM studies at the CK- and OK-edges, both the RRAM junctions and theI0junction were fabricated on a single Si3N4membrane to obtain local XANES spectra at these absorption edges with more delicateI0normalization. Using this probe combined with the synchrotron-based STXM technique, it was possible to observe unique chemical changes involved in the BRS process of the Al/GO/Al RRAM device. Reversible oxidation and reduction of GO induced by the externally applied bias voltages were observed at the OK-edge XANES feature located at 538.2 eV, which strongly supported the oxygen ion drift model that was recently proposed fromex situtransmission electron microscope studies.


Nanoscale ◽  
2021 ◽  
Author(s):  
Tariq Aziz ◽  
Shi-Jing Wei ◽  
Yun Sun ◽  
Lai-Peng Ma ◽  
Songfeng Pei ◽  
...  

The conventional strategy of fabricating resistive random access memory (RRAM) based on graphene oxide is limited to a resistive layer with homogeneous oxidation, and the switching behavior relies on its...


2020 ◽  
Vol 12 (2) ◽  
pp. 02008-1-02008-4
Author(s):  
Pramod J. Patil ◽  
◽  
Namita A. Ahir ◽  
Suhas Yadav ◽  
Chetan C. Revadekar ◽  
...  

Nanomaterials ◽  
2021 ◽  
Vol 11 (6) ◽  
pp. 1401
Author(s):  
Te Jui Yen ◽  
Albert Chin ◽  
Vladimir Gritsenko

Large device variation is a fundamental challenge for resistive random access memory (RRAM) array circuit. Improved device-to-device distributions of set and reset voltages in a SiNx RRAM device is realized via arsenic ion (As+) implantation. Besides, the As+-implanted SiNx RRAM device exhibits much tighter cycle-to-cycle distribution than the nonimplanted device. The As+-implanted SiNx device further exhibits excellent performance, which shows high stability and a large 1.73 × 103 resistance window at 85 °C retention for 104 s, and a large 103 resistance window after 105 cycles of the pulsed endurance test. The current–voltage characteristics of high- and low-resistance states were both analyzed as space-charge-limited conduction mechanism. From the simulated defect distribution in the SiNx layer, a microscopic model was established, and the formation and rupture of defect-conductive paths were proposed for the resistance switching behavior. Therefore, the reason for such high device performance can be attributed to the sufficient defects created by As+ implantation that leads to low forming and operation power.


Sign in / Sign up

Export Citation Format

Share Document